Stability and Performance Analysis of Low Power 6T SRAM Cell and Memristor Based SRAM Cell using 45NM CMOS Technology

被引:0
|
作者
Kumar, A. S. V. S. V. Prabhu Deva [1 ]
Suman, B. Shaiwal [1 ]
Sarkar, C. Arup [1 ]
Kushwaha, D. Vivekanand [2 ]
机构
[1] ITM Univ, Gwalior, MP, India
[2] RGPV Bhopal, Bhopal, MP, India
关键词
6T SRAM; 4T SRAM; Memristor; Parameters; Implementation;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In recent years, there has been a growing demand for low-power devices, due to the fact that the expansion of CMOS technology. Scale, the crystal size corresponds to the SOC storage phenomenon, system-on-chip (SOC), decreased by the number of transistors increased. Overall, the number of transistors in the number of transistors on a chip of information is used for various functions. They need economic, low energy consumption to promote the design capacity to increase, low power consumption and little memory because it plays an important role for the growth of the overall energy consumption device design parameters playing tight leakage power devices. Although it can be used any bit of the flip-flop - hitting the SRAM-type semiconductor SRAM: this memory is turned off to the loss of data in the conventional sense. It is used to compare the results of the memristor SRAM and SRAM. The calculation is simple memristor SRAM and SRAM based on the design parameters in 45nm technology, the Cadence tool.
引用
收藏
页码:2218 / 2222
页数:5
相关论文
共 50 条
  • [31] A Novel Embedded Design using High Performance and Low Leakage 6T SRAM Cell based on Word Decoding Scheme at 90 nm Technology
    Sehgal, Gaurav
    Yadav, Nanda Kishore
    2013 INTERNATIONAL CONFERENCE ON GREEN COMPUTING, COMMUNICATION AND CONSERVATION OF ENERGY (ICGCE), 2013, : 23 - 27
  • [32] A Variation-Tolerant, Stable, Low-Power 6T SRAM Cell in 32-nm CNTFET Technology
    Mani, Elangovan
    Elbarbary, Ahmed
    El-Meligy, Mohammed A.
    Mahmoud, Haitham A.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024, : 2562 - 2591
  • [33] Leakage Current Optimization in 9T SRAM Bit-cell with Sleep Transistor at 45nm CMOS Technology
    Ruhil, Shaifali
    Shukla, Neeraj Kr.
    2017 INTERNATIONAL CONFERENCE ON COMPUTING AND COMMUNICATION TECHNOLOGIES FOR SMART NATION (IC3TSN), 2017, : 259 - 261
  • [34] Performance comparison of CNFET- and CMOS-based 6T SRAM cell in deep submicron
    Kureshi, A. K.
    Hasan, Mom.
    MICROELECTRONICS JOURNAL, 2009, 40 (06) : 979 - 982
  • [35] Reliable and low power Negative Capacitance Junctionless FinFET based 6T SRAM cell
    Kaushal, Shelja
    Rana, Ashwani K.
    INTEGRATION-THE VLSI JOURNAL, 2023, 88 : 313 - 319
  • [36] Read & Write Stability of CNTFET 6T SRAM Cell: A Comprehensive Analysis
    Sharma, Vipin Kumar
    Kumar, Abhishek
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2025,
  • [37] STABILITY ANALYSIS OF 6T CNTFET SRAM CELL FOR SINGLE AND MULTIPLE CNTS
    Elangovan, M.
    Gunavathi, K.
    2018 4TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2018, : 63 - 67
  • [38] A highly scaled, high performance 45nm bulk logic CMOS technology with 0.242 μM2 SRAM cell
    Cheng, Kuan-Lun
    Wu, C. C.
    Wang, Y. P.
    Lin, D. W.
    Chu, C. M.
    Tarng, Y. Y.
    Lu, S. Y.
    Yang, S. J.
    Hsieh, M. H.
    Liu, C. M.
    Fu, S. P.
    Chen, J. H.
    Lin, C. T.
    Lien, W. Y.
    Huang, H. Y.
    Wang, P. W.
    Lin, H. H.
    Lee, D. Y.
    Huang, M. J.
    Nieh, C. F.
    Lin, L. T.
    Chen, C. C.
    Chang, W.
    Chiu, Y. H.
    Wang, M. Y.
    Yeh, C. H.
    Chen, F. C.
    Wu, C. M.
    Chang, Y. H.
    Wang, S. C.
    Hsieh, H. C.
    Lei, M. D.
    Goto, K.
    Tao, H. J.
    Cao, M.
    Tuan, H. C.
    Diaz, C. H.
    Mii, Y. J.
    2007 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2007, : 243 - 246
  • [39] The Stability Performance Analysis of SRAM Cell Topologies in 90nm and 130nm CMOS technology
    Gaadhe, Ajjay
    Shirode, Ujwal
    Kanphade, Rajendra
    2021 INTERNATIONAL CONFERENCE ON EMERGING SMART COMPUTING AND INFORMATICS (ESCI), 2021, : 733 - 736
  • [40] Accurate Estimation of Data Retention Voltage (DRV) for a 6T SRAM Cell at 45 nm, 65 nm, and 130 nm Technology Nodes
    Gupta, Ruchi
    Goyal, Mohit
    Dasgupta, S.
    IETE JOURNAL OF RESEARCH, 2024, 70 (04) : 4025 - 4036