Stability and Performance Analysis of Low Power 6T SRAM Cell and Memristor Based SRAM Cell using 45NM CMOS Technology

被引:0
|
作者
Kumar, A. S. V. S. V. Prabhu Deva [1 ]
Suman, B. Shaiwal [1 ]
Sarkar, C. Arup [1 ]
Kushwaha, D. Vivekanand [2 ]
机构
[1] ITM Univ, Gwalior, MP, India
[2] RGPV Bhopal, Bhopal, MP, India
关键词
6T SRAM; 4T SRAM; Memristor; Parameters; Implementation;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In recent years, there has been a growing demand for low-power devices, due to the fact that the expansion of CMOS technology. Scale, the crystal size corresponds to the SOC storage phenomenon, system-on-chip (SOC), decreased by the number of transistors increased. Overall, the number of transistors in the number of transistors on a chip of information is used for various functions. They need economic, low energy consumption to promote the design capacity to increase, low power consumption and little memory because it plays an important role for the growth of the overall energy consumption device design parameters playing tight leakage power devices. Although it can be used any bit of the flip-flop - hitting the SRAM-type semiconductor SRAM: this memory is turned off to the loss of data in the conventional sense. It is used to compare the results of the memristor SRAM and SRAM. The calculation is simple memristor SRAM and SRAM based on the design parameters in 45nm technology, the Cadence tool.
引用
收藏
页码:2218 / 2222
页数:5
相关论文
共 50 条
  • [1] A Comparative Study of NC and PP-SRAM Cells with 6T SRAM Cell Using 45nm CMOS Technology
    Joshi, V. K.
    Borkar, S.
    2016 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL, ELECTRONIC AND SYSTEMS ENGINEERING (ICAEES), 2016, : 58 - 62
  • [2] A Low Voltage 6T SRAM Cell Design and Analysis Using Cadence 90nm And 45nm CMOS Technology
    Kalpana, T.
    Reddy, Challa Lakshmi
    Saranya, Bandaru
    Naveen, Poluboyina
    2024 7TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, ICDCS 2024, 2024, : 188 - 194
  • [3] A power-efficient impoved-stability 6T SRAM Cell in 45nm Multi-Channel FET technology
    Thomas, Olivier
    Guillaumot, Bernard
    Ernst, Thomas
    Cousin, Bastien
    Rozeau, Olivier
    ESSDERC 2008: PROCEEDINGS OF THE 38TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2008, : 150 - +
  • [4] Analysis of Static Noise Margin in 6T Sram Cell At 45 And 32 NM Technology
    Upadhyay, Garima
    Rajput, Amit Singh
    Saxena, Nikhil
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2019, 14 (2-3): : 249 - 257
  • [5] Simulation and stability analysis of 6T and 9T SRAM cell in 45 nm era
    Akashe, Shyam
    Tiwari, Nitesh Kumar
    Sharma, Rajeev
    2012 2ND INTERNATIONAL CONFERENCE ON POWER, CONTROL AND EMBEDDED SYSTEMS (ICPCES 2012), 2012,
  • [6] DESIGN AND PERFORMANCE ANALYSIS OF 6T SRAM CELL IN 22nm CMOS AND FINFET TECHNOLOGY NODES
    Sanjana, S. R.
    Ramakrishna, Balaji S.
    Samiksha
    Banu, Roohila
    Shubham, Prateek
    2017 INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN ELECTRONICS AND COMMUNICATION TECHNOLOGY (ICRAECT), 2017, : 38 - 42
  • [7] Performance Analysis of Low Power 6T SRAM Cell in 180nm and 90nm
    Kumar, C. Ashok
    Madhavi, B. K.
    Lalkishore, K.
    PROCEEDINGS OF THE 2016 IEEE 2ND INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL & ELECTRONICS, INFORMATION, COMMUNICATION & BIO INFORMATICS (IEEE AEEICB-2016), 2016, : 351 - 357
  • [8] Design and analysis of CMOS based 6T SRAM cell at different technology nodes
    Devi, Meenakshi
    Madhu, Charu
    Garg, Nidhi
    MATERIALS TODAY-PROCEEDINGS, 2020, 28 : 1695 - 1700
  • [9] A Novel Low Leakage and High Density 5T CMOS SRAM Cell in 45nm Technology
    Gupta, Rohin
    Gill, Sandeep Singh
    Kaur, Navneet
    2014 RECENT ADVANCES IN ENGINEERING AND COMPUTATIONAL SCIENCES (RAECS), 2014,
  • [10] High density and low leakage current based SRAM cell using 45nm technology
    Akashe, Shyam
    Sharma, Sanjay
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (04) : 536 - 552