ILP-based optimization of time-multiplexed I/O assignment for multi-FPGA systems

被引:0
作者
Inagi, Masato [1 ]
Takashima, Yasuhiro [1 ]
Nakamura, Yuichi [2 ]
Takahashi, Atsushi [3 ]
机构
[1] Univ Kitakyushu, Fac Environm Engn, Wakamatsu Ku, 1-1 Hibikino, Fukuoka 8080135, Japan
[2] NEC Corp Ltd, Syst IP Core Lab, Kawasaki, Kanagawa 2118666, Japan
[3] Tokyo Inst Technol, Dept Comms & Integrated Syst, Tokyo 1528550, Japan
来源
PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10 | 2008年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Due to the limited device capacity of an FPGA, multi-FPGA systems are used to verify huge state-of-the-art circuits. In the case, the number of I/O signals of each sub-circuit implemented in an FPGA tends to exceed the number of I/O-pins of the FPGA. To resolve the problem, time-multiplexed I/Os are used. Each of time-multiplexed I/Os is shared by multiple I/O signals of a sub-circuit by time-division. Since time-multiplexed I/Os introduce large delay, we propose algorithms which obtain the optimal number of required I/O-pins under the given timing constraint by choosing signals to be time-multiplexed.
引用
收藏
页码:1800 / +
页数:2
相关论文
共 10 条
[1]  
Babb J., 1993, Proceedings IEEE Workshop on FPGAs for Custom Computing Machines (Cat. No.93TH0535-5), P142, DOI 10.1109/FPGA.1993.279469
[2]  
BABB J, 1999, IEEE T COMPUT AID D, V16, P609
[3]   Optimal integer delay-budget assignment on directed acyclic graphs [J].
Bozorgzadeh, E ;
Ghiasi, S ;
Takahashi, A ;
Sarrafzadeh, M .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (08) :1184-1199
[4]  
BRGLEZ F, 1989, 1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, P1929, DOI 10.1109/ISCAS.1989.100747
[5]  
Cook W., 1998, Combinatorial Optimization
[6]  
Dutt S, 1996, IEEE IC CAD, P194, DOI 10.1109/ICCAD.1996.569591
[7]   Cluster-aware iterative improvement techniques for partitioning large VLSI circuits [J].
Dutt, S ;
Deng, WY .
ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2002, 7 (01) :91-121
[8]  
FIDUCCIA CM, 1989, P DAC82, P175
[9]   Multilevel hypergraph partitioning: Applications in VLSI domain [J].
Karypis, G ;
Aggarwal, R ;
Kumar, V ;
Shekhar, S .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1999, 7 (01) :69-79
[10]  
Kernighan B. W., 1970, BELL SYST TECH J, V49, P291, DOI [DOI 10.1002/J.1538-7305.1970.TB01770.X, 10.1002/j.1538-7305.1970.tb01770.x]