Code-Level Timing Analysis of Embedded Software

被引:0
作者
Falk, Heiko [1 ]
Hammond, Kevin [1 ]
Larsen, Kim G. [1 ]
Lisper, Bjorn [1 ]
Petters, Stefan M. [1 ]
机构
[1] Univ Ulm, Inst Embedded Syst Real Time Syst, D-89069 Ulm, Germany
来源
EMSOFT '12: PROCEEDINGS OF THE TENTH AMC INTERNATIONAL CONFERENCE ON EMBEDDED SOFTWARE 2012 | 2012年
关键词
Timing Analysis; WCET; Multi-Core Processors;
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Embedded systems are often business- or safety-critical, with strict timing requirements that have to be met for the information-processing. Code-level timing analysis (used to analyse software running on some given hardware w.r.t. its timing properties) is an indispensable technique for ascertaining whether or not these requirements are met. However, recent developments in hardware, especially multi-core processors, and in software organisation render analysis increasingly more difficult, thus challenging the evolution of timing analysis techniques. This special session aims to give an overview over the current state of the art and the future challenges w.r.t. code-level timing analysis and introduces TACLe, a recently started EU-funded networking activity targeting these challenges.
引用
收藏
页码:163 / 164
页数:2
相关论文
共 50 条
  • [41] Consistency Analysis of AUTOSAR Timing Requirements
    Beringer, Steffen
    Wehrheim, Heike
    ICSOFT: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON SOFTWARE TECHNOLOGIES, 2020, : 15 - 26
  • [42] Timing analysis enhancement for synchronous program
    Pascal Raymond
    Claire Maiza
    Catherine Parent-Vigouroux
    Fabienne Carrier
    Mihail Asavoae
    Real-Time Systems, 2015, 51 : 192 - 220
  • [43] Timing analysis enhancement for synchronous program
    Raymond, Pascal
    Maiza, Claire
    Parent-Vigouroux, Catherine
    Carrier, Fabienne
    Asavoae, Mihail
    REAL-TIME SYSTEMS, 2015, 51 (02) : 192 - 220
  • [44] Timing analysis of Ada tasking programs
    Corbett, JC
    IEEE TRANSACTIONS ON SOFTWARE ENGINEERING, 1996, 22 (07) : 461 - 483
  • [45] SIMULTime: Context-Sensitive Timing Simulation on Intermediate Code Representation for Rapid Platform Explorations
    Cornaglia, Alessandro
    Viehl, Alexander
    Bringmann, Oliver
    Rosenstiel, Wolfgang
    24TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC 2019), 2019, : 526 - 531
  • [46] Timing analysis including clock skew
    Harris, D
    Horowitz, M
    Liu, D
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1999, 18 (11) : 1608 - 1618
  • [47] Power Distribution Network Optimization for Timing Improvement with Statistical Noise Model and Timing Analysis
    Enami, Takashi
    Sato, Takashi
    Hashimoto, Masanori
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2012, E95A (12) : 2261 - 2271
  • [48] Statistical timing analysis under spatial correlations
    Chang, HL
    Sapatnekar, SS
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (09) : 1467 - 1482
  • [49] Nonlinear driver models for timing and noise analysis
    Tutuianu, B
    Baldick, R
    Johnstone, MS
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (11) : 1510 - 1521
  • [50] Functional Timing Analysis Made Fast and General
    Chung, Yi-Ting
    Jiang, Jie-Hong Roland
    2012 49TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2012, : 1055 - 1060