Combinational Logic Design Using Six-Terminal NEM Relays

被引:25
作者
Lee, Daesung [1 ]
Lee, W. Scott [1 ]
Chen, Chen [1 ]
Fallah, Farzan [1 ]
Provine, J. [1 ]
Chong, Soogine [1 ]
Watkins, John [1 ]
Howe, Roger T. [1 ]
Wong, H. -S. Philip [1 ]
Mitra, Subhasish [1 ]
机构
[1] Stanford Univ, Dept Elect Engn, Stanford, CA 94305 USA
基金
美国国家科学基金会;
关键词
Binary decision diagram; logic synthesis; nanoelectromechanical (NEM) relays; nanotechnology; NANOELECTROMECHANICAL LOGIC; CMOS;
D O I
10.1109/TCAD.2012.2232707
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents techniques for designing nanoelectromechanical relay-based logic circuits using six-terminal relays that behave as universal logic gates. With proper biasing, a compact 2-to-1 multiplexer can be implemented using a single six-terminal relay. Arbitrary combinational logic functions can then be implemented using well-known binary decision diagram (BDD) techniques. Compared to a CMOS-style implementation using four-terminal relays, the BDD-based implementation can result in lower area without major impact on performance metrics such as delay, and energy (when the relays are scaled to small dimensions). Although it is possible to implement any combinational circuit with a single mechanical delay, the relay count can be significantly reduced for complex logic functions by allowing multiple mechanical delays.
引用
收藏
页码:653 / 666
页数:14
相关论文
共 25 条
[21]   A novel CMOS full adder [J].
Navi, Keivan ;
Kavehie, Omid ;
Rouholamini, Mahnoush ;
Sahafi, Amir ;
Mehrabi, Shima .
20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, :303-+
[22]   Mechanical Computing Redux: Relays for Integrated Circuit Applications [J].
Pott, Vincent ;
Kam, Hei ;
Nathanael, Rhesa ;
Jeon, Jaeseok ;
Alon, Elad ;
Liu, Tsu-Jae King .
PROCEEDINGS OF THE IEEE, 2010, 98 (12) :2076-2094
[23]  
Shannon C.E., 1938, Transactions of the AIEE, V57, P713, DOI [10.1109/EE.1938.6431064, DOI 10.1109/T-AIEE.1938.5057767]
[24]   Demonstration of Integrated Micro-Electro-Mechanical Relay Circuits for VLSI Applications [J].
Spencer, Matthew ;
Chen, Fred ;
Wang, Cheng C. ;
Nathanael, Rhesa ;
Fariborzi, Hossein ;
Gupta, Abhinav ;
Kam, Hei ;
Pott, Vincent ;
Jeon, Jaeseok ;
Liu, Tsu-Jae King ;
Markovic, Dejan ;
Alon, Elad ;
Stojanovic, Vladimir .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (01) :308-320
[25]   Low-power logic styles: CMOS versus pass-transistor logic [J].
Zimmermann, R ;
Fichtner, W .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (07) :1079-1090