Multiple Fault Diagnosis and Test Power Reduction Using Genetic Algorithms

被引:0
作者
Anita, J. P. [1 ]
Vanathi, P. T. [2 ]
机构
[1] Amrita Vishwa Vidyapeetham, Amrita Sch Engn, Coimbatore, Tamil Nadu, India
[2] PSG Coll Technol, Coimbatore, Tamil Nadu, India
来源
ECO-FRIENDLY COMPUTING AND COMMUNICATION SYSTEMS | 2012年 / 305卷
关键词
multiple faults; Genetic Algorithms (GA); test vector generation; test vector reordering; test power reduction; SIMULATION;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper, a novel method for multiple fault diagnosis is proposed using Genetic Algorithms. Fault diagnosis plays a major role in VLSI Design and Testing. The input test vectors required for testing should be compact and optimized. Genetic Algorithm is a search technique to find approximate solutions to optimization and search problems. The proposed technique uses binary strings as a substitute for chromosomes. The chromosomes (test vectors) are initialized randomly and their fitness value is evaluated. Genetic operations selection, crossover and mutation are performed on this initialized set (initial population) to reproduce better test vectors. The test vectors thus generated are reordered by using a reordering algorithm. The total switching activity among the reordered test vectors is thus optimized and hence the reduction of test power.
引用
收藏
页码:84 / +
页数:3
相关论文
共 17 条
  • [1] Abramovici M., 1990, DIGITAL SYSTEMS TEST
  • [2] Bushnell M.L., 2001, Essentials of Electronic Testing for Digital, Memory, Mixed-Signal VLSI Circuits, V2nd
  • [3] On improving the accuracy of multiple defect diagnosis
    Huang, SY
    [J]. 19TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2001, : 34 - 39
  • [4] Jha N., 2003, Testing of Digital Systems
  • [5] Lin Y.-C, 2007, IEEE T COMPUTER AIDE, V26
  • [6] Lin Y.-C, 2006, P DES AUT TEST
  • [7] O'Dare M.J, 1994, IEEE ELECT LETT, V30, P778
  • [8] Pan Z, 2006, INT C INT SYST
  • [9] Pan Zhongliang, 2006, Wuhan University Journal of Natural Sciences, V11, P1943, DOI 10.1007/BF02831913
  • [10] Papa G, 2007, J ELECTR ENG-SLOVAK, V58, P121