Analysis of Temperature Effect in Quadruple Gate Nano-scale FinFET

被引:7
|
作者
Toan, Ho Le Minh [1 ]
Singh, Sruti Suvadarsini [1 ]
Maity, Subir Kumar [1 ]
机构
[1] Kalinga Inst Ind Technol KIIT, Sch Elect Engn, Bhubaneswar 751024, Odisha, India
关键词
Analog; RF; DIBL; FinFET; Intrinsic gain; Linearity; Sub-threshold swing; Trans-conductance; INTERMODULATION DISTORTION; THRESHOLD VOLTAGE; MOSFETS; PERFORMANCE; LINEARITY; ELECTRON; MOBILITY; SILICON; ANALOG; SIMULATION;
D O I
10.1007/s12633-020-00615-x
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
Quadruple gate FinFET is a promising candidate among other multi-gate MOS devices due to it's better scalability and higher short channel effect suppression capability in advanced technology node. In this work, we report the effect of temperature on various performance metrics of quadruple gate FinFET like electrostatic integrity, carrier mobility, switching ratio, analog/RF, and linearity parameters with the help of well-calibrated numerical device simulation-based study (TCAD). While increasing the temperature from 250 degrees K to 450 degrees K, due to the enhanced bulk phonon scattering, degradation in carrier effective mobility is observed. Sub-threshold swing and drain induced barrier lowering coefficient vary linearly with temperature. At high temperature, due to the reduced carrier mobility, degradation in the analog figure of merits is observed. RF performance parameters also degrade primarily due to the enhanced gate capacitance and reduced trans-conductance. However, some linearity parameter improves at high temperature due to the reduced magnitude of the higher-order derivative of trans-conductance. Another major contribution of this work is, we demonstrate the inflection point or temperature compensation point in some analog/RF performance metrics where the device characteristics almost invariant with temperature.
引用
收藏
页码:2077 / 2087
页数:11
相关论文
共 50 条
  • [41] The FinFET effect in lateral 4H-SiC and Silicon multi-gate MOSFETs
    Naydenov, K.
    Wang, Q.
    Udrea, F.
    Fujioka, H.
    Tomita, H.
    Nishiwaki, T.
    Kumazawa, T.
    Fujiwara, H.
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2024, 39 (12)
  • [42] The Effect of Gate Stack and High-K Spacer on Device Performance of a Junctionless GAA FinFET
    Kumar, Bhavya
    Kumar, Ajay
    Chaujar, Rishu
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2020), 2020, : 159 - 163
  • [43] Enhancing Low Temperature Analog Performance of Underlap FinFET at Scaled Gate Lengths
    Nandi, Ashutosh
    Saxena, Ashok K.
    Dasgupta, Sudeb
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (11) : 3619 - 3624
  • [44] Modeling nano-scale grain growth of intermetallics
    Mohsen Kazeminezhad
    Bulletin of Materials Science, 2009, 32 : 19 - 21
  • [45] Modeling nano-scale grain growth of intermetallics
    Kazeminezhad, Mohsen
    BULLETIN OF MATERIALS SCIENCE, 2009, 32 (01) : 19 - 21
  • [46] Application of N+ Buried Layer in Reducing Lattice Temperature of Nano-Scale MOSFET
    Mehrad, Mahsa
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2016, 5 (12) : M158 - M162
  • [47] Effect of nano-scale powder processing on physicochemical and nutritional properties of barley grass
    Cao, Xiaohuang
    Zhang, Min
    Mujumdar, Arun S.
    Zhong, Qifeng
    Wang, Zhushang
    POWDER TECHNOLOGY, 2018, 336 : 161 - 167
  • [48] Process and Metrology Challenges for Nano-scale Electronics
    Current, Michael I.
    2016 IEEE WORKSHOP ON MICROELECTRONICS AND ELECTRON DEVICES (WMED), 2016, : 1 - 5
  • [49] Analysis of Multifin n-FinFET for Analog Performance at 30nm Gate Length
    Sonkusare, Reena S.
    Rathod, S. S.
    PROCEEDINGS OF THE 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND ELECTRONICS SYSTEMS (ICCES), 2016, : 277 - 283
  • [50] ANALYSIS OF FINFET CHARACTERISTICS WITH GATE LENGTH SCALLING
    Sustkova, Hana
    Voves, Jan
    NANOCON 2014, 6TH INTERNATIONAL CONFERENCE, 2015, : 814 - 819