Analysis of Temperature Effect in Quadruple Gate Nano-scale FinFET

被引:7
|
作者
Toan, Ho Le Minh [1 ]
Singh, Sruti Suvadarsini [1 ]
Maity, Subir Kumar [1 ]
机构
[1] Kalinga Inst Ind Technol KIIT, Sch Elect Engn, Bhubaneswar 751024, Odisha, India
关键词
Analog; RF; DIBL; FinFET; Intrinsic gain; Linearity; Sub-threshold swing; Trans-conductance; INTERMODULATION DISTORTION; THRESHOLD VOLTAGE; MOSFETS; PERFORMANCE; LINEARITY; ELECTRON; MOBILITY; SILICON; ANALOG; SIMULATION;
D O I
10.1007/s12633-020-00615-x
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
Quadruple gate FinFET is a promising candidate among other multi-gate MOS devices due to it's better scalability and higher short channel effect suppression capability in advanced technology node. In this work, we report the effect of temperature on various performance metrics of quadruple gate FinFET like electrostatic integrity, carrier mobility, switching ratio, analog/RF, and linearity parameters with the help of well-calibrated numerical device simulation-based study (TCAD). While increasing the temperature from 250 degrees K to 450 degrees K, due to the enhanced bulk phonon scattering, degradation in carrier effective mobility is observed. Sub-threshold swing and drain induced barrier lowering coefficient vary linearly with temperature. At high temperature, due to the reduced carrier mobility, degradation in the analog figure of merits is observed. RF performance parameters also degrade primarily due to the enhanced gate capacitance and reduced trans-conductance. However, some linearity parameter improves at high temperature due to the reduced magnitude of the higher-order derivative of trans-conductance. Another major contribution of this work is, we demonstrate the inflection point or temperature compensation point in some analog/RF performance metrics where the device characteristics almost invariant with temperature.
引用
收藏
页码:2077 / 2087
页数:11
相关论文
共 50 条
  • [31] Measuring nano-scale thermal conductivity
    Zhao, Li-Dong
    Kanatzidis, Mercouri G.
    NATIONAL SCIENCE REVIEW, 2018, 5 (01) : 2 - 2
  • [32] Electronics beyond nano-scale CMOS
    Borkar, Shekhar
    43rd Design Automation Conference, Proceedings 2006, 2006, : 807 - 808
  • [33] Comparison of Temperature Dependent Carrier Transport in FinFET and Gate-All-Around Nanowire FET
    Kim, Soohyun
    Kim, Jungchun
    Jang, Doyoung
    Ritzenthaler, Romain
    Parvais, Bertrand
    Mitard, Jerome
    Mertens, Hans
    Chiarella, Thomas
    Horiguchi, Naoto
    Lee, Jae Woo
    APPLIED SCIENCES-BASEL, 2020, 10 (08):
  • [34] Temperature effect on RF/analog and linearity parameters in DMG FinFET
    Saha, Rajesh
    Bhowmick, Brinda
    Baishya, Srimanta
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2018, 124 (09):
  • [35] Levitons in correlated nano-scale systems
    Ronetti, F.
    Bertin-Johannet, B.
    Popoff, A.
    Rech, J.
    Jonckheere, T.
    Gremaud, B.
    Raymond, L.
    Martin, T.
    CHAOS, 2024, 34 (04)
  • [36] Impact of the Coulomb interaction on nano-scale silicon device characteristics
    Sano, Nobuyuki
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2011, 10 (1-2) : 98 - 103
  • [37] Defect studies for the development of nano-scale silicon diffusion simulators
    Uematsu, Masashi
    Shimizu, Yasuo
    Itoh, K. M.
    PHYSICA B-CONDENSED MATTER, 2007, 401 : 511 - 518
  • [38] Electron backscatter diffraction analysis of electrodeposited nano-scale copper wires
    Ke, Y.
    Konkova, T.
    Mironov, S.
    Tamahashi, K.
    Onuki, J.
    THIN SOLID FILMS, 2013, 539 : 207 - 214
  • [39] Effect of temperature in selective buried oxide TFET in the presence of trap and its RF analysis
    Ghosh, Puja
    Bhowmick, Brinda
    INTERNATIONAL JOURNAL OF RF AND MICROWAVE COMPUTER-AIDED ENGINEERING, 2020, 30 (08)
  • [40] Analog/RF and Linearity Distortion Analysis of MgZnO/CdZnO Quadruple-Gate Field Effect Transistor (QG-FET)
    Verma, Yogesh Kumar
    Mishra, Varun
    Gupta, Santosh Kumar
    SILICON, 2021, 13 (01) : 91 - 107