Analysis of Temperature Effect in Quadruple Gate Nano-scale FinFET

被引:7
|
作者
Toan, Ho Le Minh [1 ]
Singh, Sruti Suvadarsini [1 ]
Maity, Subir Kumar [1 ]
机构
[1] Kalinga Inst Ind Technol KIIT, Sch Elect Engn, Bhubaneswar 751024, Odisha, India
关键词
Analog; RF; DIBL; FinFET; Intrinsic gain; Linearity; Sub-threshold swing; Trans-conductance; INTERMODULATION DISTORTION; THRESHOLD VOLTAGE; MOSFETS; PERFORMANCE; LINEARITY; ELECTRON; MOBILITY; SILICON; ANALOG; SIMULATION;
D O I
10.1007/s12633-020-00615-x
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
Quadruple gate FinFET is a promising candidate among other multi-gate MOS devices due to it's better scalability and higher short channel effect suppression capability in advanced technology node. In this work, we report the effect of temperature on various performance metrics of quadruple gate FinFET like electrostatic integrity, carrier mobility, switching ratio, analog/RF, and linearity parameters with the help of well-calibrated numerical device simulation-based study (TCAD). While increasing the temperature from 250 degrees K to 450 degrees K, due to the enhanced bulk phonon scattering, degradation in carrier effective mobility is observed. Sub-threshold swing and drain induced barrier lowering coefficient vary linearly with temperature. At high temperature, due to the reduced carrier mobility, degradation in the analog figure of merits is observed. RF performance parameters also degrade primarily due to the enhanced gate capacitance and reduced trans-conductance. However, some linearity parameter improves at high temperature due to the reduced magnitude of the higher-order derivative of trans-conductance. Another major contribution of this work is, we demonstrate the inflection point or temperature compensation point in some analog/RF performance metrics where the device characteristics almost invariant with temperature.
引用
收藏
页码:2077 / 2087
页数:11
相关论文
共 50 条
  • [21] Optimization and process variation analysis of nano-scale transistors
    Mamaluy, Denis
    Khan, Hasanur R.
    PROCEEDINGS OF THE 12TH WSEAS INTERNATIONAL CONFERENCE ON CIRCUITS: NEW ASPECTS OF CIRCUITS, 2008, : 238 - +
  • [22] Nano-scale Wear: A Review
    Kim, Hae-Jin
    Yoo, Shin-Sung
    Kim, Dae-Eun
    INTERNATIONAL JOURNAL OF PRECISION ENGINEERING AND MANUFACTURING, 2012, 13 (09) : 1709 - 1718
  • [23] Linearity Distortion Analysis of Junctionless Quadruple Gate MOSFETs for Analog Applications
    Gupta, Santosh Kumar
    Rawat, Akash Singh
    Verma, Yogesh Kumar
    Mishra, Varun
    SILICON, 2019, 11 (01) : 257 - 265
  • [24] Temperature dependent effect of nano-scale phase change materials on fresh and hardened cement based mortar
    Uygunoglu, Tayfun
    Ozguven, Sevcan Barlas
    ADVANCES IN CEMENT RESEARCH, 2024,
  • [25] Effect of Temperature and Gate Stack on the Linearity and Analog Performance of Double Gate Tunnel FET
    Narang, Rakhi
    Saxena, Manoj
    Gupta, R. S.
    Gupta, Mridula
    TRENDS IN NETWORKS AND COMMUNICATIONS, 2011, 197 : 466 - +
  • [26] Analysis on DC and RF/Analog Performance in Multifin-FinFET for Wide Variation in Work Function of Metal Gate
    Hirpara, Yash
    Saha, Rajesh
    SILICON, 2021, 13 (01) : 73 - 77
  • [27] Temperature Characterization and Performance Enhancement of a 7nm FinFET Structure Using HK Materials and GaAs as Metal Gate (MG)
    Muqeet, Mohammed Abdul
    Babu, Tummala Ranga
    INTERNATIONAL JOURNAL OF NANOELECTRONICS AND MATERIALS, 2024, 17 (03): : 355 - 361
  • [28] Influence of γ-ray total dose radiation effect on the hot carrier gate current of the uniaxial strained Si nano-scale NMOSFET
    Hao, Min-Ru
    Hu, Hui -Yong
    Liao, Chen-Guang
    Wang, Bin
    Kang, Hai-Yan
    Zhang, He-Ming
    MICROELECTRONICS RELIABILITY, 2017, 75 : 69 - 76
  • [29] Structure optimization for timing in nano scale FinFET
    Kanamoto, Toshiki
    Akamine, Takeichiro
    Ammo, Hiroaki
    Hasegawa, Takashi
    Shimizu, Kouhei
    Kumano, Yoshinori
    Kawano, Masaharu
    Kurokawa, Atsushi
    IEICE ELECTRONICS EXPRESS, 2015, 12 (09):
  • [30] TCAD Temperature Analysis of Gate Stack Gate All Around (GS-GAA) FinFET for Improved RF and Wireless Performance
    Kumar, Bhavya
    Chaujar, Rishu
    SILICON, 2021, 13 (10) : 3741 - 3753