A novel hardware/software embedded system based on automatic censored target detection for radar systems

被引:7
作者
Djemal, Ridha [1 ]
Belwafi, Kais [2 ]
Kaaniche, Walid [2 ]
Alshebeili, Saleh A. [3 ]
机构
[1] King Saud Univ, Dept Elect Engn, Riyadh 11421, Saudi Arabia
[2] ENISo Sousse, Dept Elect Engn, Tunis, Tunisia
[3] King Saud Univ, KACST Technol Innovat Ctr RF & Photon RFTON, Riyadh 11421, Saudi Arabia
关键词
CFAR; FPGA; Radar; Embedded system; Co-design; CFAR PROCESSOR; IMPLEMENTATION; DESIGN; CLUTTER;
D O I
10.1016/j.aeue.2012.09.001
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a practical design exploration for a new application related to real-time, high-resolution target detection for radar systems. In this paper, an embedded architecture that combines the hardware and software components in a single platform is experienced using a field programmable gate array FPGA-based PC-board. The detection process utilises three techniques: namely, automatic censored ordered statistics detection (ACOSD), cell averaging (CA) and ordered statistics (OS) CFAR techniques, all of which operate in parallel to increase the accuracy of the detection and to reduce the false-alarm rate for both homogeneous and non-homogeneous environments. A prototype of the embedded system detector has been implemented for homogeneous and non-homogeneous environments on Stratix IV FPGA Board. The prototype operates at 200 MHz and performs real-time target detection with an execution delay of 0.27 mu s. which is less than the critical time (0.5 mu s) for high-resolution detection. (C) 2012 Elsevier GmbH. All rights reserved.
引用
收藏
页码:301 / 312
页数:12
相关论文
共 23 条
  • [1] A Monte Carlo simulation for two novel automatic censoring techniques of radar interfering targets in log-normal clutter
    Almarshad, Musaed N.
    Barkat, Mourad
    Alshebeili, Saleh A.
    [J]. SIGNAL PROCESSING, 2008, 88 (03) : 719 - 732
  • [2] Field programmable gate array-based design and realisation of automatic censored cell averaging constant false alarm rate detector based on ordered data variability
    Alsuwailem, A. M.
    Alshebeili, S. A.
    Alhowaish, M. H.
    Qasim, S. M.
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2009, 3 (01) : 12 - 21
  • [3] Alsuwailem AM, 2008, J ACT PASSIV ELECTRO, V3, P241
  • [4] [Anonymous], P GLOB SIGN PROC C S
  • [5] [Anonymous], P DES TECHN INT SYST
  • [6] Barkat M., 2005, SIGNAL DETECTION EST
  • [7] An FPGA implementation of HW/SW codesign architecture for H.263 video coding
    Ben Atitallah, Ahmed
    Kadionik, Patrice
    Ghozzi, Fahmi
    Nouel, Patrice
    Masmoudi, Nouri
    Levi, Herve
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2007, 61 (09) : 605 - 620
  • [8] Knowledge-based radar signal and data processing - A tutorial overview
    Capraro, GT
    Farina, A
    Griffiths, H
    Wicks, MC
    [J]. IEEE SIGNAL PROCESSING MAGAZINE, 2006, 23 (01) : 18 - 29
  • [9] Djemal R, 2011, INT C MICR ICM
  • [10] Djemal R, 2009, DESIGN IMPLEMENTATIO, P318