FPGA Implementation of the Generalized Delayed Signal Cancelation-Phase Locked Loop Method for Detecting Harmonic Sequence Components in Three-Phase Signals

被引:49
作者
Nascimento, Paulo S. B. [1 ]
de Souza, Helber E. P. [1 ]
Neves, Francisco A. S. [2 ]
Limongi, Leonardo R. [2 ]
机构
[1] Fed Inst Educ Sci & Technol Pernambuco, BR-500 Recife, PE, Brazil
[2] Univ Fed Pernambuco, Dept Elect Engn, BR-50670901 Recife, PE, Brazil
关键词
Digital signal processor (DSP); field programmable gate array (FPGA); generalized delayed signal cancelation-phase locked loop (GDSC-PLL); phase detection; three-phase system; DIGITAL-CONTROL; CONTROL-SYSTEM; CONVERTERS; DESIGN; FILTERS; DSP;
D O I
10.1109/TIE.2012.2206350
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Fundamental-frequency and harmonic positive-and negative-sequence components detection is an important task for implementing power converters for renewable energy systems, uninterruptible power supplies, active power filters, dynamic voltage restorers, and also for power systems protection relays. Detection techniques of this kind are generally implemented in digital signal processor (DSP) with the execution time limited by the sampling period. The computational effort of the control algorithm can considerably increase the execution time, due to the sequential nature of processing in DSP. A promising technique for sequence components separation of three-phase signals is the so called the generalized delayed signal cancelation-phase locked loop (GDSC-PLL). Field programmable gate array's (FPGA's) capacity of exploring the parallelism of operations present in the GDSC-PLL is demonstrated in this paper through the mapping of this technique directly in hardware, allowing for a much shorter execution time than in DSP. The proposed architecture is presented, and the efficient detection of the fundamental-frequency positive-sequence with FPGA is demonstrated, with the obtained results compared with a traditional DSP implementation. In particular, the advantages and possibilities of the use of FPGA are demonstrated in comparison with the DSP. For this comparison, a metric for evaluating the capacity of complexity increase in application algorithms is proposed.
引用
收藏
页码:645 / 658
页数:14
相关论文
共 42 条
  • [1] *ALT CORP, 2008, CYCL 2 DEV HDB
  • [2] [Anonymous], P DIPAC
  • [3] [Anonymous], IEEE T IND IN PRESS
  • [4] [Anonymous], QUART 2 HDB
  • [5] [Anonymous], INT J RECONFIG COMPU
  • [6] [Anonymous], P INT C MEAS TECH ME
  • [7] [Anonymous], DAT MAN LIT SPRS174S
  • [8] Detection is key - Harmonic detection methods for active power filter applications
    Asiminciaei, Lucian
    Blaabjerg, Frede
    Hansen, Steffan
    [J]. IEEE INDUSTRY APPLICATIONS MAGAZINE, 2007, 13 (04) : 22 - 33
  • [9] Multi-DSP and -FPGA-Based Fully Digital Control System for Cascaded Multilevel Converters Used in FACTS Applications
    Atalik, Tevhid
    Deniz, Mustafa
    Koc, Erkan
    Gercek, Cem Ozgur
    Gultekin, Burhan
    Ermis, Muammer
    Cadirci, Isik
    [J]. IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2012, 8 (03) : 511 - 527
  • [10] A novel reference signal generator for active power filters based on recursive DFT
    Borisov, Konstantin
    Ginn, Herbert
    [J]. APEC 2008: TWENTY-THIRD ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, VOLS 1-4, 2008, : 1920 - +