TSV Geometrical Variations and Optimization Metric with Repeaters for 3D IC

被引:2
|
作者
Hung Viet Nguyen [1 ]
Ryu, Myunghwan [1 ]
Kim, Youngmin [1 ]
机构
[1] UNIST, Ulsan 689798, South Korea
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2012年 / E95C卷 / 12期
关键词
3D IC; TSV (Through Silicon Via); power; delay; optimization; interconnect; repeater; LENGTH;
D O I
10.1587/transele.E95.C.1864
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper evaluates the impact of Through-Silicon Via (TSV) on the performance and power consumption of 3D circuitry. The physical and electrical model of TSV which considers the coupling effects with adjacent TSVs is exploited in our investigation. Simulation results show that the overall performance of 3D IC infused with TSV can be improved noticeably. The frequency of the ring oscillator in 4-tier stacking layout soars up to two times compared with one in 2D planar. Furthermore, TSV process variations are examined by Monte Carlo simulations to figure out the geometrical factor having more impact in manufacturing. An in-depth research on repeater associated with TSV offers a metric to compute the optimization of 3D systems integration in terms of performance and energy dissipation. By such optimization metric with 45 nm MOSFET used in our circuit layout, it is found that the optimal number of tiers in both performance and power consumption approaches 4 since the substantial TSV-TSV coupling effect in the worst case of interference is expected in 3D IC.
引用
收藏
页码:1864 / 1871
页数:8
相关论文
共 50 条
  • [41] Channel Design for Wide System Bandwidth in a TSV based 3D IC
    Kim, Heegon
    Cho, Jonghyun
    Kim, Joohee
    Kim, Myunghoi
    Lee, Junho
    Lee, Hyungdong
    Park, Kunwoo
    Kim, Joungho
    Pak, Jun So
    2011 15TH IEEE WORKSHOP ON SIGNAL PROPAGATION ON INTERCONNECTS (SPI), 2011, : 57 - 60
  • [42] Contactless Detection of Faulty TSV in 3D IC via Capacitive Coupling
    Basith, Iftekhar Ibne
    Rashidzadeh, Rashid
    Abdel-Raheem, Esam
    2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [43] 3D IC集成与硅通孔(TSV)互连
    童志义
    电子工业专用设备, 2009, 38 (03) : 27 - 34
  • [44] A Precise Model of TSV Parasitic Capacitance Considering Temperature for 3D IC
    Deng Quan
    Zhang Min-Xuan
    Zhao Zhen-Yu
    Li Peng
    PROCEEDINGS OF THE 2015 INTERNATIONAL CONFERENCE ON AUTOMATION, MECHANICAL CONTROL AND COMPUTATIONAL ENGINEERING, 2015, 124 : 1721 - 1725
  • [45] A Placement Optimization Technique for 3D IC
    Banerjee, Sabyasachee
    Majumder, Subhashis
    Varma, Abhishek
    Das, Debesh K.
    2017 7TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED), 2017,
  • [46] Optimization of Test Wrapper for TSV Based 3D SOCs
    Roy, Surajit Kumar
    Giri, Chandan
    Rahaman, Hafizur
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2016, 32 (05): : 511 - 529
  • [47] Optimization of Test Wrapper for TSV Based 3D SOCs
    Surajit Kumar Roy
    Chandan Giri
    Hafizur Rahaman
    Journal of Electronic Testing, 2016, 32 : 511 - 529
  • [48] Characterization of low temperature SiNx films for 3D/2.5D-IC TSV
    Kobayashi, Yasushi
    Nakata, Yoshihiro
    Nakamura, Tomoji
    Takeyama, Mayumi B.
    Sato, Masaru
    Noya, Atsushi
    IEEJ Transactions on Electronics, Information and Systems, 2015, 135 (07) : 733 - 738
  • [50] Co-Optimization of Test Wrapper Length and TSV for TSV Based 3D SOCs
    Tanusree Kaibartta
    G. P. Biswas
    Debesh Kumar Das
    Journal of Electronic Testing, 2020, 36 : 239 - 253