TSV Geometrical Variations and Optimization Metric with Repeaters for 3D IC

被引:2
|
作者
Hung Viet Nguyen [1 ]
Ryu, Myunghwan [1 ]
Kim, Youngmin [1 ]
机构
[1] UNIST, Ulsan 689798, South Korea
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2012年 / E95C卷 / 12期
关键词
3D IC; TSV (Through Silicon Via); power; delay; optimization; interconnect; repeater; LENGTH;
D O I
10.1587/transele.E95.C.1864
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper evaluates the impact of Through-Silicon Via (TSV) on the performance and power consumption of 3D circuitry. The physical and electrical model of TSV which considers the coupling effects with adjacent TSVs is exploited in our investigation. Simulation results show that the overall performance of 3D IC infused with TSV can be improved noticeably. The frequency of the ring oscillator in 4-tier stacking layout soars up to two times compared with one in 2D planar. Furthermore, TSV process variations are examined by Monte Carlo simulations to figure out the geometrical factor having more impact in manufacturing. An in-depth research on repeater associated with TSV offers a metric to compute the optimization of 3D systems integration in terms of performance and energy dissipation. By such optimization metric with 45 nm MOSFET used in our circuit layout, it is found that the optimal number of tiers in both performance and power consumption approaches 4 since the substantial TSV-TSV coupling effect in the worst case of interference is expected in 3D IC.
引用
收藏
页码:1864 / 1871
页数:8
相关论文
共 50 条
  • [11] TSV Redundancy: Architecture and Design Issues in 3D IC
    Hsieh, Ang-Chih
    Hwang, TingTing
    Chang, Ming-Tung
    Tsai, Min-Hsiu
    Tseng, Chih-Mou
    Li, Hung-Chun
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 166 - 171
  • [12] Signal Integrity Modeling and Measurement of TSV in 3D IC
    Kim, Joohee
    Kim, Joungho
    2013 18TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2013, : 13 - 16
  • [13] Evolution and Outlook of TSV and 3D IC/Si Integration
    Lau, John H.
    2010 12TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2010, : 560 - 570
  • [14] Recent Advances in TSV Inductors for 3D IC Technology
    Kim, Bruce
    Cho, Sang-Bock
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 29 - 30
  • [15] Thermal and Wirelength Optimization With TSV Assignment for 3-D-IC
    Zhao, Yi
    Hao, Cong
    Yoshimura, Takeshi
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (01) : 625 - 632
  • [16] TSV Manufacturing Yield and Hidden Costs for 3D IC Integration
    Lau, John H.
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1031 - 1042
  • [17] Performance Characterization of TSV in 3D IC via Sensitivity Analysis
    You, Jhih-Wei
    Huang, Shi-Yu
    Kwai, Ding-Ming
    Chou, Yung-Fa
    Wu, Cheng-Wen
    2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 389 - 394
  • [18] TSV-aware Scan Chain Reordering for 3D IC
    Datta, Ayan
    Nagarajan, Charudhattan
    Kolay, Susmita Sur
    2011 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2011, : 188 - 193
  • [19] Effects of TSV Interposer on the Reliability of 3D IC Integration SiP
    Lau, John H.
    Zhang, Xiaowu
    PROCEEDINGS OF THE ASME PACIFIC RIM TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC SYSTEMS, MEMS AND NEMS 2011, VOL 1, 2012, : 65 - +
  • [20] Thermal management in TSV based 3D IC Integration: A survey
    Sanipini, Venkata Kiran
    Rakesh, Banothu
    Chamanthula, Aruna Jyothi
    Santoshi, N.
    Gudivada, A. Arunkumar
    Panigrahy, Asisa Kumar
    MATERIALS TODAY-PROCEEDINGS, 2021, 45 : 1742 - 1746