A TIME-DOMAIN 1.0-V/0.8-MW 6-BIT 125 MS/S FLASH ADC IN 65 NM CMOS

被引:1
作者
Huang, Guanzhong [1 ]
Lin, Pingfen [1 ]
机构
[1] Beijing Univ Technol, Beijing Embedded Syst Key Lab, Beijing, Peoples R China
关键词
Flash ADC; time-domain; digital foreground calibration; pulse-width-modulation (PWM); low power; BACKGROUND CALIBRATION; REDUNDANCY;
D O I
10.1142/S0218126613500175
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 6-bit low-voltage power-efficient ash analog-to-digital converter (ADC) is presented in this paper. The proposed ADC replaces the conventional voltage comparator with a new approach in the time-domain. The reference voltages and the analog input voltage are converted to digital signal in a form of different pulse widths by using a pulse-width-modulation (PWM) circuit. Consequently, the comparison is achieved by checking the sequence of the pulse rising edges rather than amplifying and latching the voltage difference. The total input capacitance of the proposed ADC is as small as tens of femto-farads, resulting in much less demand for the front-end buffer and the sampling switch. In addition, an implementation of the digital foreground calibration helps to get rid of the nonmonotonic comparison thresholds due to mismatch. The calibration operates with the adaptive comparison threshold by tuning the modulation level of the PWM. The intermediate Gray code conversion increases the bubble tolerance by 1LSB. This digital-circuit-heavily-involved ADC has been designed and simulated in a 65 nm CMOS process, achieving 35.24 dB signal-to-noise-and-distortion-ratio (SNDR) at a sampling rate of 125 MS/s while consuming 803 mu W from 1V power supply. As a result, the figure of merit (FoM) is as low as 136 fJ/conversion-step.
引用
收藏
页数:16
相关论文
共 15 条
  • [1] AKAZAWA Y, 1987, ISSCC, P98
  • [2] A Low Power 6-bit Flash ADC With Reference Voltage and Common-Mode Calibration
    Chen, Chun-Ying
    Le, Michael Q.
    Kim, Kwang Young
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (04) : 1041 - 1046
  • [3] A 6-bit, 0.2 V to 0.9 V Highly Digital Flash ADC With Comparator Redundancy
    Daly, Denis C.
    Chandrakasan, Anantha P.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (11) : 3030 - 3038
  • [4] A 6-bit 3.5-GS/s 0.9-V 98-mW Flash ADC in 90-nm CMOS
    Deguchi, Kazuaki
    Suwa, Naoko
    Ito, Masao
    Kumamoto, Toshio
    Miki, Takahiro
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (10) : 2303 - 2310
  • [5] A "digital" 6-bit ADC in 0.25-μm CMOS
    Donovan, C
    Flynn, MP
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (03) : 432 - 437
  • [6] A 480 mW 2.6 GS/s 10b Time-Interleaved ADC With 48.5 dB SNDR up to Nyquist in 65 nm CMOS
    Doris, Kostas
    Janssen, Erwin
    Nani, Claudio
    Zanikopoulos, Athon
    van der Weide, Gerard
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (12) : 2821 - 2833
  • [7] A 12-GS/s 81-mW 5-bit Time-Interleaved Flash ADC With Background Timing Skew Calibration
    El-Chammas, Manar
    Murmann, Boris
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (04) : 838 - 847
  • [8] A 26 μW 8 bit 10 MS/s Asynchronous SAR ADC for Low Energy Radios
    Harpe, Pieter J. A.
    Zhou, Cui
    Bi, Yu
    van der Meijs, Nick P.
    Wang, Xiaoyan
    Philips, Kathleen
    Dolmans, Guido
    de Groot, Harmke
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (07) : 1585 - 1595
  • [9] A CMOS 6-Bit 16-GS/s Time-Interleaved ADC Using Digital Background Calibration Techniques
    Huang, Chun-Cheng
    Wang, Chung-Yi
    Wu, Jieh-Tsorng
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (04) : 848 - 858
  • [10] Exploiting Combinatorial Redundancy for Offset Calibration in Flash ADCs
    Keskin, Gokce
    Proesel, Jonathan
    Plouchart, Jean-Olivier
    Pileggi, Lawrence
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (08) : 1904 - 1918