Approximate Compressor-Based Multiplier Design Methodology for Error-Resilient Digital Signal Processing

被引:6
|
作者
Yang, Zhixi [1 ]
Li, Xianbin [1 ]
Yang, Jun [2 ]
机构
[1] Acad Mil Med Sci, Natl Innovat Inst Def Technol, Beijing 100045, Peoples R China
[2] Natl Univ Def Technol, Res Inst 63, Nanjing 210000, Jiangsu, Peoples R China
关键词
Compressor; multiplier; approximate circuit design; DSP; OPTIMIZATION;
D O I
10.1142/S0218126620502333
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As many digital signal processing (DSP) applications such as digital filtering are inherently error-tolerant, approximate computing has attracted significant attention. A multiplier is the fundamental component for DSP applications and takes up the most part of the resource utilization, namely power and area. A multiplier consists of partial product arrays (PPAs) and compressors are often used to reduce partial products (PPs) to generate the final product. Approximate computing has been studied as an innovative paradigm for reducing resource utilization for the DSP systems. In this paper, a 4:2 approximate compressor-based multiplier is studied. Approximate 4:2 compressors are designed with a practical design criterion, and an approximate multiplier that uses both truncation and the proposed compressors for PP reduction is subsequently designed. Different levels of truncation and approximate compression combination are studied for accuracy and electrical performance. A practical selection algorithm is then leveraged to identify the optimal combinations for multiplier designs with better performance in terms of both accuracy and electrical performance measurements. Two real case studies are performed, i.e., image processing and a finite impulse response (FIR) filter. The design proposed in this paper has achieved up to 16.96% and 20.81% savings on power and area with an average signal-to-noise ratio (SNR) larger than 25dB for image processing; similarly, with a decrease of 0.3dB in the output SNR, 12.22% and 30.05% savings on power and area have been achieved for an FIR filter compared to conventional multiplier designs.
引用
收藏
页数:28
相关论文
共 50 条
  • [41] Energy-Efficient Approximate Multiplier Design With Lesser Error Rate Using the Probability-Based Approximate 4:2 Compressor
    Krishna, L. Hemanth
    Sk, Ayesha
    Rao, J. Bhaskara
    Veeramachaneni, Sreehari
    Sk, Noor Mahammad
    IEEE EMBEDDED SYSTEMS LETTERS, 2024, 16 (02) : 134 - 137
  • [42] A SystemC-Based Design Methodology for Digital Signal Processing Systems
    Haubelt, Christian
    Falk, Joachim
    Keinert, Joachim
    Schlichter, Thomas
    Streubuehr, Martin
    Deyhle, Andreas
    Hadert, Andreas
    Teich, Juergen
    EURASIP JOURNAL ON EMBEDDED SYSTEMS, 2007, (01)
  • [43] Design and Analysis of Approximate Multiplier of Majority-Based Imprecise 4-2 Compressor for Image Processing
    Zhang, Yongqiang
    Chen, Xiaoyue
    Guo, Pixia
    Xie, Guangjun
    2023 IEEE 23RD INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY, NANO, 2023, : 524 - 528
  • [44] Area Efficient Approximate 4-2 Compressor and Probability-Based Error Adjustment for Approximate Multiplier
    Zhang, Mingtao
    Nishizawa, Shinichi
    Kimura, Shinji
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (05) : 1714 - 1718
  • [45] Area-Energy-Error Optimized Faithful Multiplier for Digital Signal Processing
    Sundaram, Kalaiselvi
    Natarajan, Vijeyakumar Krishnasamy
    Shanmugam, Nagarajan
    Manoharan, Kousalya
    Ramasamy, Ramya
    Kumar, Sriram
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (12) : 6224 - 6241
  • [46] RoBA Multiplier: A Rounding-Based Approximate Multiplier for High-Speed yet Energy-Efficient Digital Signal Processing
    Zendegani, Reza
    Kamal, Mehdi
    Bahadori, Milad
    Afzali-Kusha, Ali
    Pedram, Massoud
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (02) : 393 - 401
  • [47] Low-Power Low-Error Fixed-Width Multiplier Design for Digital Signal Processing
    Zhang, En-Hui
    Huang, Shih-Hsu
    2021 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2021,
  • [48] Approximate Multiplier Using Reordered 4-2 Compressor with OR-based Error Compensation
    Xu, Yufeng
    Guo, Yi
    Kimura, Shinji
    2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,
  • [49] HPAM: An 8-bit High-Performance Approximate Multiplier Design for Error Resilient Applications
    Pandey, Divy
    Mishra, Vishesh
    Singh, Saurabh
    Satapathy, Sagar
    Jajodia, Babita
    Banerjee, Dip Sankar
    PROCEEDINGS OF THE TWENTY THIRD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2022), 2022, : 242 - 246
  • [50] FPGA-Based Multi-Level Approximate Multipliers for High-Performance Error-Resilient Applications
    Van Toan, Nguyen
    Lee, Jeong-Gun
    IEEE ACCESS, 2020, 8 : 25481 - 25497