共 50 条
- [31] A Novel Design Methodology for Error-Resilient Circuits in Near-Threshold Computing 2016 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-ASIA (ICCE-ASIA), 2016,
- [32] Design methodology for digital signal processing IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, PROCEEDINGS, 1997, : 468 - 477
- [35] Area–Energy–Error Optimized Faithful Multiplier for Digital Signal Processing Circuits, Systems, and Signal Processing, 2021, 40 : 6224 - 6241
- [36] Design and Performance Analysis of Rounding Approximate Multiplier for Signal Processing Applications SMART INTELLIGENT COMPUTING AND APPLICATIONS, VOL 2, 2020, 160 : 395 - 403
- [37] Hardware-accuracy trade-offs for error-resilient applications using an ultra-efficient hybrid approximate multiplier JOURNAL OF SUPERCOMPUTING, 2023, 79 (03): : 3357 - 3372
- [38] CORDIC based Novel Energy-efficient approximate DCT architecture for Error-resilient Applications 2016 11TH INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS (ICIIS), 2016, : 655 - 660
- [39] Exploring Approximate Computing for Yield Improvement via Re-design of Adders for Error-resilient Applications 2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 134 - 139
- [40] Hardware-accuracy trade-offs for error-resilient applications using an ultra-efficient hybrid approximate multiplier The Journal of Supercomputing, 2023, 79 : 3357 - 3372