Approximate Compressor-Based Multiplier Design Methodology for Error-Resilient Digital Signal Processing

被引:6
|
作者
Yang, Zhixi [1 ]
Li, Xianbin [1 ]
Yang, Jun [2 ]
机构
[1] Acad Mil Med Sci, Natl Innovat Inst Def Technol, Beijing 100045, Peoples R China
[2] Natl Univ Def Technol, Res Inst 63, Nanjing 210000, Jiangsu, Peoples R China
关键词
Compressor; multiplier; approximate circuit design; DSP; OPTIMIZATION;
D O I
10.1142/S0218126620502333
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As many digital signal processing (DSP) applications such as digital filtering are inherently error-tolerant, approximate computing has attracted significant attention. A multiplier is the fundamental component for DSP applications and takes up the most part of the resource utilization, namely power and area. A multiplier consists of partial product arrays (PPAs) and compressors are often used to reduce partial products (PPs) to generate the final product. Approximate computing has been studied as an innovative paradigm for reducing resource utilization for the DSP systems. In this paper, a 4:2 approximate compressor-based multiplier is studied. Approximate 4:2 compressors are designed with a practical design criterion, and an approximate multiplier that uses both truncation and the proposed compressors for PP reduction is subsequently designed. Different levels of truncation and approximate compression combination are studied for accuracy and electrical performance. A practical selection algorithm is then leveraged to identify the optimal combinations for multiplier designs with better performance in terms of both accuracy and electrical performance measurements. Two real case studies are performed, i.e., image processing and a finite impulse response (FIR) filter. The design proposed in this paper has achieved up to 16.96% and 20.81% savings on power and area with an average signal-to-noise ratio (SNR) larger than 25dB for image processing; similarly, with a decrease of 0.3dB in the output SNR, 12.22% and 30.05% savings on power and area have been achieved for an FIR filter compared to conventional multiplier designs.
引用
收藏
页数:28
相关论文
共 50 条
  • [31] A Novel Design Methodology for Error-Resilient Circuits in Near-Threshold Computing
    Lee, Jaemin
    Kim, Sunmean
    Kim, Youngmin
    Kang, Seokhyeong
    2016 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-ASIA (ICCE-ASIA), 2016,
  • [32] Design methodology for digital signal processing
    Fettweis, G
    IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, PROCEEDINGS, 1997, : 468 - 477
  • [33] Design methodology for highly accurate approximate multipliers for error resilient applications
    Guturu, Sahith
    Kumar, Uppugunduru Anil
    Bharadwaj, S. Vignesh
    Ahmed, Syed Ershad
    COMPUTERS & ELECTRICAL ENGINEERING, 2023, 110
  • [34] Compressor based hybrid approximate multiplier architectures with efficient error correction logic
    Uppugunduru, Anil Kumar
    Bharadwaj, S. Vignesh
    Ahmed, Syed Ershad
    COMPUTERS & ELECTRICAL ENGINEERING, 2022, 104
  • [35] Area–Energy–Error Optimized Faithful Multiplier for Digital Signal Processing
    Kalaiselvi Sundaram
    Vijeyakumar Krishnasamy Natarajan
    Nagarajan Shanmugam
    Kousalya Manoharan
    Ramya Ramasamy
    Sriram Kumar
    Circuits, Systems, and Signal Processing, 2021, 40 : 6224 - 6241
  • [36] Design and Performance Analysis of Rounding Approximate Multiplier for Signal Processing Applications
    Sravanthi, V. Naga
    Terlapu, Sudheer Kumar
    SMART INTELLIGENT COMPUTING AND APPLICATIONS, VOL 2, 2020, 160 : 395 - 403
  • [37] Hardware-accuracy trade-offs for error-resilient applications using an ultra-efficient hybrid approximate multiplier
    Abad, Sudeh Shirkavand Saleh
    Moaiyeri, Mohammad Hossein
    JOURNAL OF SUPERCOMPUTING, 2023, 79 (03): : 3357 - 3372
  • [38] CORDIC based Novel Energy-efficient approximate DCT architecture for Error-resilient Applications
    Nawandar, Neha K.
    Satpute, Vishal R.
    2016 11TH INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS (ICIIS), 2016, : 655 - 660
  • [39] Exploring Approximate Computing for Yield Improvement via Re-design of Adders for Error-resilient Applications
    Dutt, Sunil
    Patel, Harsh
    Nandi, Sukumar
    Trivedi, Gaurav
    2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 134 - 139
  • [40] Hardware-accuracy trade-offs for error-resilient applications using an ultra-efficient hybrid approximate multiplier
    Sudeh Shirkavand Saleh Abad
    Mohammad Hossein Moaiyeri
    The Journal of Supercomputing, 2023, 79 : 3357 - 3372