Approximate Compressor-Based Multiplier Design Methodology for Error-Resilient Digital Signal Processing

被引:6
|
作者
Yang, Zhixi [1 ]
Li, Xianbin [1 ]
Yang, Jun [2 ]
机构
[1] Acad Mil Med Sci, Natl Innovat Inst Def Technol, Beijing 100045, Peoples R China
[2] Natl Univ Def Technol, Res Inst 63, Nanjing 210000, Jiangsu, Peoples R China
关键词
Compressor; multiplier; approximate circuit design; DSP; OPTIMIZATION;
D O I
10.1142/S0218126620502333
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As many digital signal processing (DSP) applications such as digital filtering are inherently error-tolerant, approximate computing has attracted significant attention. A multiplier is the fundamental component for DSP applications and takes up the most part of the resource utilization, namely power and area. A multiplier consists of partial product arrays (PPAs) and compressors are often used to reduce partial products (PPs) to generate the final product. Approximate computing has been studied as an innovative paradigm for reducing resource utilization for the DSP systems. In this paper, a 4:2 approximate compressor-based multiplier is studied. Approximate 4:2 compressors are designed with a practical design criterion, and an approximate multiplier that uses both truncation and the proposed compressors for PP reduction is subsequently designed. Different levels of truncation and approximate compression combination are studied for accuracy and electrical performance. A practical selection algorithm is then leveraged to identify the optimal combinations for multiplier designs with better performance in terms of both accuracy and electrical performance measurements. Two real case studies are performed, i.e., image processing and a finite impulse response (FIR) filter. The design proposed in this paper has achieved up to 16.96% and 20.81% savings on power and area with an average signal-to-noise ratio (SNR) larger than 25dB for image processing; similarly, with a decrease of 0.3dB in the output SNR, 12.22% and 30.05% savings on power and area have been achieved for an FIR filter compared to conventional multiplier designs.
引用
收藏
页数:28
相关论文
共 50 条
  • [1] Approximate Compressor Based Multiplier Design Methodology for Error-Resilient Digital Signal Processing
    Yang, Zhixi
    Yang, Jun
    Xing, Kefei
    Yang, Guang
    2016 IEEE INTERNATIONAL CONFERENCE ON SIGNAL AND IMAGE PROCESSING (ICSIP), 2016, : 740 - 744
  • [2] Energy-Efficient approximate compressor design for error-resilient digital signal processing
    Avan, Amin
    Taheri, MohammadReza
    Moaiyeri, Mohammad Hossein
    Navi, Keivan
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2023, 110 (09) : 1555 - 1577
  • [3] Approximate Compressors for Error-Resilient Multiplier Design
    Yang, Zhixi
    Han, Jie
    Lombardi, Fabrizio
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2015, : 183 - 186
  • [4] Low Power Signal Processing via Approximate Multiplier for Error-Resilient Applications
    Garg, Bharat
    Sharma, G. K.
    2016 11TH INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS (ICIIS), 2016, : 546 - 551
  • [5] Approximate Karatsuba multiplier for error-resilient applications
    Jain, Riya
    Pandey, Neeta
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2021, 130
  • [6] Design of Energy Efficient Multiplier with Approximate Computing on Scalable Compressor for Error-Resilient Image Contrast Enhancement
    Savio, M. Maria Dominic
    Deepa, T.
    WIRELESS PERSONAL COMMUNICATIONS, 2022, 127 (04) : 2997 - 3013
  • [7] Design of Energy Efficient Multiplier with Approximate Computing on Scalable Compressor for Error-Resilient Image Contrast Enhancement
    M. Maria Dominic Savio
    T. Deepa
    Wireless Personal Communications, 2022, 127 : 2997 - 3013
  • [8] Design of an Energy-Efficient Approximate Compressor for Error-Resilient Multiplications
    Yi, Xilin
    Pei, Haoran
    Zhang, Ziji
    Zhou, Hang
    He, Yajuan
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [9] An Optimized Compression Strategy for Compressor-based Approximate Multiplier
    Wang, Manzhen
    Luo, Yuanyong
    An, Mengyu
    Qiu, Yuou
    Zheng, Muhan
    Wang, Zhongfeng
    Pan, Hongbing
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [10] Energy Efficient Compact Approximate Multiplier for Error-Resilient Applications
    Sadeghi, Ayoub
    Rasheedi, Rami
    Partin-Vaisband, Inna
    Pal, Debjit
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (12) : 4989 - 4993