Digital Clock and Data Recovery Circuits for Optical Links

被引:0
作者
Shu, Guanghua [1 ]
Choi, Woo-Seok [1 ]
Hanumolu, Pavan Kumar [1 ]
机构
[1] Univ Illinois, Urbana, IL 61801 USA
来源
2016 IEEE COMPOUND SEMICONDUCTOR INTEGRATED CIRCUIT SYMPOSIUM (CSICS) | 2016年
基金
英国工程与自然科学研究理事会;
关键词
Optical links; transceivers; SerDes; CDR; D/PLL; Burst-mode; JTRAN/JTOL; RECEIVER;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Clock and Data Recovery (CDR) circuits perform the function of recovering clock and re-timing received data in optical links. These CDRs must be capable of tolerating large input jitter (high JTOL), filter input jitter (low JTRAN with no jitter peaking) and in burst-mode applications be capable of phase locking in a very short time. In this paper, we elucidate these design tradeoffs and present various CDR architectures that can overcome them. Specifically, D/PLL CDR architecture that achieves high JTOL, low JTRAN, and no jitter peaking is described. A new burst-mode CDR that can lock instantaneously while filtering input jitter is also discussed.
引用
收藏
页码:126 / 129
页数:4
相关论文
共 11 条
[1]  
[Anonymous], 2011, P 2011 IEEE CUST INT
[2]   Photonic Architectures for High-Performance Data Centers [J].
Beausoleil, Raymond G. ;
McLaren, Moray ;
Jouppi, Norman P. .
IEEE JOURNAL OF SELECTED TOPICS IN QUANTUM ELECTRONICS, 2013, 19 (02)
[3]   A Burst-Mode Digital Receiver With Programmable Input Jitter Filtering for Energy Proportional Links [J].
Choi, Woo-Seok ;
Anand, Tejasvi ;
Shu, Guanghua ;
Elshazly, Amr ;
Hanumolu, Pavan Kumar .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (03) :737-748
[4]  
Kenney J., 2006, IEEE ISSCC, P232
[5]   A 155-MHZ CLOCK RECOVERY DELAY-LOCKED AND PHASE-LOCKED LOOP [J].
LEE, TH ;
BULZACCHELLI, JF .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (12) :1736-1746
[6]   A 25 Gb/s Burst-Mode Receiver for Low Latency Photonic Switch Networks [J].
Rylyakov, Alexander ;
Proesel, Jonathan E. ;
Rylov, Sergey ;
Lee, Benjamin G. ;
Bulzacchelli, John F. ;
Ardey, Abhijeet ;
Parker, Ben ;
Beakes, Michael ;
Baks, Christian W. ;
Schow, Clint L. ;
Meghelli, Mounir .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (12) :3120-3132
[7]   A 4-to-10.5 Gb/s Continuous-Rate Digital Clock and Data Recovery With Automatic Frequency Acquisition [J].
Shu, Guanghua ;
Choi, Woo-Seok ;
Saxena, Saurabh ;
Talegaonkar, Mrunmay ;
Anand, Tejasvi ;
Elkholy, Ahmed ;
Elshazly, Amr ;
Hanumolu, Pavan Kumar .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (02) :428-439
[8]   A Reference-Less Clock and Data Recovery Circuit Using Phase-Rotating Phase-Locked Loop [J].
Shu, Guanghua ;
Saxena, Saurabh ;
Choi, Woo-Seok ;
Talegaonkar, Mrunmay ;
Inti, Rajesh ;
Elshazly, Amr ;
Young, Brian ;
Hanumolu, Pavan Kumar .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (04) :1036-1047
[9]   A digital clock and data recovery architecture for multi-gigabit/s binary links [J].
Sonntag, Jeff L. ;
Stonick, John .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (08) :1867-1875
[10]   A 10.3 Gb/s Burst-Mode CDR Using a ΔΣ DAC [J].
Terada, Jim ;
Nishimura, Kazuyoshi ;
Kimura, Shunji ;
Katsurai, Hiroaki ;
Yoshimoto, Naoto ;
Ohtomo, Yusuke .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (12) :2921-2928