Reliability tests for a three dimensional chip stacking structure with through silicon via connections and low cost

被引:24
作者
Kuo, Tzu-Ying [1 ]
Chang, Shu-Ming [1 ]
Shih, Ying-Ching [1 ]
Chiang, Chia-Wen [1 ]
Hsu, Chao-Kai [1 ]
Lee, Ching Kuan [1 ]
Lin, Chun-Te [1 ]
Chen, Yu-Hua [1 ]
Lo, Wei-Chung [1 ]
机构
[1] EOL ITRI, Packaging Technol Div, Hsinchu 310, Taiwan
来源
58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS | 2008年
关键词
D O I
10.1109/ECTC.2008.4550076
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In order to achieve the shorter circuit design of multiple chips, three-dimensional (3D) packaging technologies with through silicon vias were developed to achieve high performance, low power consumption and small packaging size. In this paper, a PCB (Printed Circuit Board) processing compatible structure of three-dimensional chip stacking with low cost and easy fabrication will be shown. 3D and through Si via connections were formed by UV laser drilling technology. Laser drilling is a non-contact manufacture method and laser beam with high energy can be focused to a small spot (15 mu m beam diameter) for material ablating and removing without mask used. Several processes are the keys to accomplish 3D stacking, such as wafer thinning process, through silicon via forming process, dielectric layer forming process, metallization process, and inter chips bonding process. By integration of the mentioned key processes, a 3D chip stacking structure with 10 layers was carried out. The thickness of chip was 100 gm. Daisy chain pattern was designed for the electrical measurement of 3D stacking structure. The testing results show that the resistance of multi-chip stacking structure is about 0.056 Omega/cm. Some reliability test, such as temperature cycling test and pressure cooker test were also done. These testing results verified this PCB processing compatible 3D chip stacking technology with low cost is a reliable structure for 3D SiP (System in Packaging) module application.
引用
收藏
页码:853 / 858
页数:6
相关论文
共 9 条
[1]  
Ko CT, 2006, ELEC COMP C, P322
[2]   Three-dimensional shared memory fabricated using wafer stacking technology [J].
Lee, KW ;
Nakamura, T ;
Ono, T ;
Yamada, Y ;
Mizukusa, T ;
Hashimoto, H ;
Park, KT ;
Kurino, H ;
Koyanagi, M .
INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, :165-168
[3]  
LO WC, 2006, P 5L EL COMP TECHN C, P337
[4]  
Lo WC, 2007, 2007 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PAPERS, P72
[5]   Three dimensional metallization for vertically integrated circuits (invited lecture) [J].
Ramm, P ;
Bollmann, D ;
Braun, R ;
Buchner, R ;
Cao-Minh, U ;
Engelhardt, M ;
Errmann, G ;
Grassl, T ;
Hieber, K ;
Hubner, H ;
Kawala, G ;
Kleiner, M ;
Klumpp, A ;
Kuhn, S ;
Landesberger, C ;
Lezec, H ;
Muth, M ;
Pamler, W ;
Popp, R ;
Renner, E ;
Ruhl, G ;
Sanger, A ;
Scheler, U ;
Schertel, A ;
Schmidt, C ;
Schwarzl, S ;
Weber, J ;
Weber, W .
MICROELECTRONIC ENGINEERING, 1997, 37-8 (1-4) :39-47
[6]   Z-axis interconnects using fine pitch, nanoscale through-silicon vias: Process development [J].
Spiesshoefer, S ;
Schaper, L ;
Burkett, S ;
Vangara, G ;
Rahman, Z ;
Arunasalam, P .
54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, :466-471
[7]   Growth behavior of compound layers in Sn/Cu/Sn diffusion couples during annealing at 433-473 K [J].
Takenaka, T ;
Kano, S ;
Kajihara, M ;
Kurokawa, N ;
Akamoto, KS .
MATERIALS SCIENCE AND ENGINEERING A-STRUCTURAL MATERIALS PROPERTIES MICROSTRUCTURE AND PROCESSING, 2005, 396 (1-2) :115-123
[8]   Cu bump interconnections in 20μm pitch utilizing electroless tin-cap on 3D stacked LSI [J].
Tomita, Y ;
Tago, M ;
Nemoto, Y ;
Takahashi, K .
ADVANCES IN ELECTRONIC MATERIALS AND PACKAGING 2001, 2001, :107-+
[9]   High-performance vertical interconnection for high density 3D chip stacking package [J].
Umemoto, M ;
Tanida, K ;
Nemoto, Y ;
Hoshino, M ;
Kojima, K ;
Shirai, Y ;
Takahashi, K .
54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, :616-+