Voltage Comparison Based High Speed & Low Power Domino Circuit for wide fan-in Gates

被引:0
|
作者
Pal, Pratosh Kumar [1 ]
Dubey, Avaneesh Kumar [1 ]
Kassa, Sankit R. [1 ]
Nagaria, Rajendra Kumar [1 ]
机构
[1] Motilal Nehru Natl Inst Technol Allahabad, Allahabad, Uttar Pradesh, India
关键词
Domino logic; high speed; average power dissipation; voltage comparison; DESIGNS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents design of wide fan-in gate for low power and high speed operations with reduced transistor count. In this work some circuital modifications are done to reduce the number of stacked transistor between input and output hence reducing the delay of the designed wide fan-in OR-gate. Also the average power dissipation of the circuit is reduced as it has less number of switching nodes. The idea used in this technique is the use of basic sense amplifier for comparing voltage generated at the two terminals of the logic block of designed circuit. This logic block represents 8, 16, 32 and 64-input OR-gate. The simulations are done for wide fan-in OR-gates using 90nm CMOS technology model with supply voltage of 1V at 110 degrees C of temperature at clock frequency of 1GHz. The simulation results obtained is compared for 32-input OR-gate with standard voltage comparison based domino circuit for delay, average power and PDP which gives 2.5%, 6% and 9% improvements over it respectively.
引用
收藏
页码:96 / 99
页数:4
相关论文
共 50 条
  • [31] High performance dynamic logic incorporating gate voltage controlled keeper structure for wide fan-in gates
    Jung, SO
    Kang, SM
    ELECTRONICS LETTERS, 2002, 38 (16) : 852 - 853
  • [32] Circuit Level Technique for Mitigating effects of NBTI for Wide fan-in Domino Logic Circuits using Supply Voltage Tuning
    Narang, Soumya
    2015 INTERNATIONAL CONFERENCED ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2015), 2015,
  • [33] Novel Timing Yield Improvement Circuits for High-Performance Low-Power Wide Fan-In Dynamic OR Gates
    Mostafa, Hassan
    Anis, Mohab
    Elmasry, Mohamed
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (08) : 1785 - 1797
  • [34] High Speed Low Power Full Adder Circuit Design Using Current Comparison Based Domino
    Ajayan, J.
    Nirmal, D.
    Sivasankari, S.
    Sivaranjani, D.
    Manikandan, M.
    2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,
  • [35] A low-power fast tag comparator by modifying charging scheme of wide fan-in dynamic OR gates
    Nasserian, Mahshid
    Kafi-Kangi, Mohammad
    Maymandi-Nejad, Mohammad
    Moradi, Farshad
    INTEGRATION-THE VLSI JOURNAL, 2016, 52 : 129 - 141
  • [36] A novel variation-aware low-power keeper architecture for wide fan-in dynamic gates
    Dadgour, Hamed F.
    Joshi, Rajiv V.
    Banerjee, Kaustav
    43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 977 - +
  • [37] An Efficient Design Technique for Low Power Dynamic Feedthrough Logic with Enhanced Performance for wide fan-in gates
    Dev, Arjun
    Sharma, R. K.
    2ND INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN) 2015, 2015, : 908 - 912
  • [38] Design and implement of high fan-in logic in high-speed circuit
    Chen, Xun
    Feng, Chaochao
    Wang, Yanning
    Li, Shaoqing
    Zhang, Minxuan
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 52 - 55
  • [39] Low Leakage Low Power Domino Logic Technique for Wide Fan-In Applications, 40-Bit Tag Comparator
    Ghimiray, Sapna Rani
    Dutta, Pranab Kishore
    INTERNATIONAL JOURNAL OF INTEGRATED ENGINEERING, 2022, 14 (04): : 248 - 261
  • [40] A Novel Variation-Tolerant Keeper Architecture for High-Performance Low-Power Wide Fan-In Dynamic OR Gates
    Dadgour, Hamed F.
    Banerjee, Kaustav
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (11) : 1567 - 1577