Voltage Comparison Based High Speed & Low Power Domino Circuit for wide fan-in Gates

被引:0
|
作者
Pal, Pratosh Kumar [1 ]
Dubey, Avaneesh Kumar [1 ]
Kassa, Sankit R. [1 ]
Nagaria, Rajendra Kumar [1 ]
机构
[1] Motilal Nehru Natl Inst Technol Allahabad, Allahabad, Uttar Pradesh, India
关键词
Domino logic; high speed; average power dissipation; voltage comparison; DESIGNS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents design of wide fan-in gate for low power and high speed operations with reduced transistor count. In this work some circuital modifications are done to reduce the number of stacked transistor between input and output hence reducing the delay of the designed wide fan-in OR-gate. Also the average power dissipation of the circuit is reduced as it has less number of switching nodes. The idea used in this technique is the use of basic sense amplifier for comparing voltage generated at the two terminals of the logic block of designed circuit. This logic block represents 8, 16, 32 and 64-input OR-gate. The simulations are done for wide fan-in OR-gates using 90nm CMOS technology model with supply voltage of 1V at 110 degrees C of temperature at clock frequency of 1GHz. The simulation results obtained is compared for 32-input OR-gate with standard voltage comparison based domino circuit for delay, average power and PDP which gives 2.5%, 6% and 9% improvements over it respectively.
引用
收藏
页码:96 / 99
页数:4
相关论文
共 50 条
  • [21] Novel NBTI Aware Approach for Low Power FinFET Based Wide Fan-In Domino Logic
    Mahor, Vikas
    Pattanaik, Manisha
    JOURNAL OF LOW POWER ELECTRONICS, 2015, 11 (02) : 225 - 235
  • [22] Nanoscale: Low Power, Noise Tolerant Wide Fan-In Domino FinFET OR Logic
    Dadoria, Ajay Kumar
    Khare, Kavita
    Gupta, Tarun K.
    Singh, Rajendra Prasad
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2018, 13 (04) : 562 - 571
  • [23] Single-phase SP-Domino: A limited-switching dynamic circuit technique for low-power wide fan-in logic gates
    Akl, Charbel J.
    Bayoumi, Magdy A.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (02) : 141 - 145
  • [24] Low Power High Performance Keeper Technique for High Fan-in Dynamic Gates
    Asgari, Farhad Haj Ali
    Ahmadi, Majid
    Wu, Jonathan
    2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, : 523 - 526
  • [25] A Low-Power, Area Efficient Design Technique for Wide Fan-in Domino Logic based Comparators
    Patnaik, Satwik
    Mehrotra, Shruti
    PROCEEDINGS OF 2013 INTERNATIONAL CONFERENCE ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2013), 2013, : 923 - 928
  • [27] ;m Low Leakage and High Performance Dynamic Logic Wide Fan-in Gates
    Koshy, Lidiya Mariam
    Chandran, Jyothish
    2014 ANNUAL INTERNATIONAL CONFERENCE ON EMERGING RESEARCH AREAS: MAGNETICS, MACHINES AND DRIVES (AICERA/ICMMD), 2014,
  • [28] A Novel Delay Minimization Technique for Low LeakageWide Fan-In Domino Logic Gates
    Chouhan, Akanksha
    Mahor, Vikas
    Pattanaik, Manisha
    2012 5TH INTERNATIONAL CONFERENCE ON COMPUTERS AND DEVICES FOR COMMUNICATION (CODEC), 2012,
  • [29] A Novel Method to Control Leakage and Noise in Domino Circuit for Wide Fan-In OR Logic
    Kumar, Ankur
    Nagaria, R. K.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (03)
  • [30] High speed wide fan-in designs using clock controlled dual keeper domino logic circuits
    Angeline, A. Anita
    Bhaaskaran, V. S. Kanchana
    ETRI JOURNAL, 2019, 41 (03) : 383 - 395