Voltage Comparison Based High Speed & Low Power Domino Circuit for wide fan-in Gates

被引:0
|
作者
Pal, Pratosh Kumar [1 ]
Dubey, Avaneesh Kumar [1 ]
Kassa, Sankit R. [1 ]
Nagaria, Rajendra Kumar [1 ]
机构
[1] Motilal Nehru Natl Inst Technol Allahabad, Allahabad, Uttar Pradesh, India
关键词
Domino logic; high speed; average power dissipation; voltage comparison; DESIGNS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents design of wide fan-in gate for low power and high speed operations with reduced transistor count. In this work some circuital modifications are done to reduce the number of stacked transistor between input and output hence reducing the delay of the designed wide fan-in OR-gate. Also the average power dissipation of the circuit is reduced as it has less number of switching nodes. The idea used in this technique is the use of basic sense amplifier for comparing voltage generated at the two terminals of the logic block of designed circuit. This logic block represents 8, 16, 32 and 64-input OR-gate. The simulations are done for wide fan-in OR-gates using 90nm CMOS technology model with supply voltage of 1V at 110 degrees C of temperature at clock frequency of 1GHz. The simulation results obtained is compared for 32-input OR-gate with standard voltage comparison based domino circuit for delay, average power and PDP which gives 2.5%, 6% and 9% improvements over it respectively.
引用
收藏
页码:96 / 99
页数:4
相关论文
共 50 条
  • [1] Current-Comparison-Based Domino: New Low-Leakage High-Speed Domino Circuit for Wide Fan-In Gates
    Peiravi, Ali
    Asyaei, Mohammad
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (05) : 934 - 943
  • [2] Low leakage domino logic circuit for wide fan-in gates using CNTFET
    Garg, Sandeep
    Gupta, Tarun K.
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (02) : 163 - 173
  • [3] CNTFET Circuit-Based Wide Fan-In Domino Logic for Low Power Applications
    Sharma, Vijay Kumar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (02)
  • [4] A new low-power dynamic circuit for wide fan-in gates
    Asyaei, Mohammad
    INTEGRATION-THE VLSI JOURNAL, 2018, 60 : 263 - 271
  • [5] A Modified High Speed Domino with Low Leakage for Wide Fan-in Domino OR-Gate
    Kumar, Ankur
    Varshney, Vikrant
    Pal, Pratosh Kumar
    Nagaria, R. K.
    Dubey, Avaneesh Kumar
    IEEE INDICON: 15TH IEEE INDIA COUNCIL INTERNATIONAL CONFERENCE, 2018,
  • [6] Variations-tolerant low power wide fan-in OR logic domino circuit
    Kumar A.
    Garg N.
    Tyagi D.
    Nagaria R.K.
    International Journal of Information Technology, 2023, 15 (1) : 487 - 497
  • [7] A High-Speed Circuit Design for Power Reduction & Evaluation Contention Minimization in Wide fan-in OR Gates
    Patnaik, Satwik
    Mehrotra, Shruti
    Pattanaik, Manisha
    2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES (ICT 2013), 2013, : 911 - 916
  • [8] A new leakage-tolerant domino circuit for wide fan-in gates with CNTFET
    Kumar, Anil
    Shrivastava, Bhavna P.
    Dadoria, Ajay Kumar
    2017 IEEE INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATION, INSTRUMENTATION AND CONTROL (ICICIC), 2017,
  • [9] A Domino Circuit Technique for Noise-Immune High Fan-In Gates
    Asyaei, Mohammad
    Moradi, Farshad
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (10)
  • [10] Low power and high performance circuit techniques for high fan-in dynamic gates
    Yang, G
    Wang, ZD
    Kang, SM
    ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2004, : 421 - 424