Power design challenges in deep-submicron technology

被引:0
|
作者
Anis, M [1 ]
Massoud, Y [1 ]
机构
[1] Univ Waterloo, ECE Dept, Waterloo, ON N2L 3G1, Canada
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Power-efficient designs are becoming of increasing importance in the deep-submicron regime. Over the past decade, the reduction of dynamic power was the main focus in the design of power-efficient integrated circuits. However, as technology scales down, subthreshold and gate oxide leakage currents can no longer be neglected, and must be taken into account in any design. Furthermore, the delivery of power to CMOS integrated circuits is facing increasing challenges in the deep-submicron regime. This paper investigates the challenges associated with designing power-efficient circuits as well as the delivery of power.
引用
收藏
页码:1510 / 1513
页数:4
相关论文
共 50 条
  • [41] POWER ISLANDS CUT POWER AND COSTS IN DEEP-SUBMICRON DESIGNS
    Rosicky, Martin
    Barry, Mark
    EDN, 2010, 55 (21) : 21 - 25
  • [42] Monolithic pixel sensors in deep-submicron SOI Technology
    Battaglia, M.
    Bisello, D.
    Contarato, D.
    Denes, P.
    Giubilato, P.
    Glesener, L.
    Mattiazzo, S.
    Vu, C. Q.
    JOURNAL OF INSTRUMENTATION, 2009, 4
  • [43] VTS 1995 - THE INFLUENCE OF DEEP-SUBMICRON TECHNOLOGY ON TESTING
    CAMPBELL, RI
    IEEE DESIGN & TEST OF COMPUTERS, 1995, 12 (03): : 4 - 4
  • [44] DESIGNING IN DEEP-SUBMICRON
    KATSIOULAS, T
    ELECTRONIC ENGINEERING, 1994, 66 (814): : S65 - &
  • [45] Deep-submicron noise
    MacDonald, JF
    McBride, J
    Nagaraj, NS
    Zhang, XN
    Shepard, KL
    IEEE DESIGN & TEST OF COMPUTERS, 1998, 15 (04): : 82 - 88
  • [46] A D&T roundtable: Deep-submicron design
    Ganguly, S
    Mak, TM
    Scheffer, L
    Wolf, W
    Yeager, K
    IEEE DESIGN & TEST OF COMPUTERS, 1996, 13 (02): : 83 - 89
  • [47] TECHNOLOGY DESIGN FOR HIGH-CURRENT AND ESD ROBUSTNESS IN A DEEP-SUBMICRON CMOS PROCESS
    AMERASEKERA, A
    CHAPMAN, RA
    IEEE ELECTRON DEVICE LETTERS, 1994, 15 (10) : 383 - 385
  • [48] CHOOSING A DEEP-SUBMICRON ASIC-DESIGN METHODOLOGY
    RAMSAY, FR
    COMPUTER DESIGN, 1995, 34 (12): : 100 - 100
  • [49] Low-Power, Energy-Efficient Full Adder for Deep-Submicron Design
    Nimmagadda, Mallikarjuna Rao
    Pal, Ajit
    2011 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2011, : 345 - 346
  • [50] SOC and deep-submicron technology drive new DFT strategies
    Desposito, J
    ELECTRONIC DESIGN, 1998, 46 (18) : 49 - +