Analysis of BTI Aging of Level Shifters

被引:0
作者
Cai, Jiajing [1 ]
Halak, Basel [1 ]
Rossi, Daniele [1 ]
机构
[1] Univ Southampton, ECS, Southampton SO17 1BJ, Hants, England
来源
2016 IEEE 22ND INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS) | 2016年
关键词
Level shifters; BTI; aging; multi-power domains; delay; NBTI;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper provides a comprehensive evaluation of the effects of Bias Temperature Instability (BTI) aging on the delay of level shifters. The latter are indispensable blocks in energy efficient systems with multiple supply voltages. Our results show that conventional level-up shifters exhibit significantly more aging-induced delay degradation compared to standard logic cells. Our experiments performed in a predictive 32nm technology indicate those designs can suffer from more than 200% increase in their delay after 5 years due to BTI aging compared to an average of 20% delay rise in the case of standard CMOS logic. Our investigations show that the reason behind this phenomenon is the differential signaling structure present in the majority of conventional level up shifters, combined with the use of low supply voltages.
引用
收藏
页码:17 / 18
页数:2
相关论文
共 10 条
[1]  
[Anonymous], IEEE T VERY LARGE SC
[2]   Predictive modeling of the NBTI effect for reliable design [J].
Bhardwaj, Sarvesh ;
Wang, Wenping ;
Vattikonda, Rakesh ;
Cao, Yu ;
Vrudhula, Sarma .
PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, :189-192
[3]   Energy minimization using multiple supply voltages [J].
Chang, JM ;
Pedram, M .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1997, 5 (04) :436-443
[4]  
Fukui M., 2011, 2011 IEEE 9th International New Circuits and Systems Conference (NEWCAS 2011), P370, DOI 10.1109/NEWCAS.2011.5981247
[5]   Impact of NBTI on the temporal performance degradation of digital circuits [J].
Paul, BC ;
Kang, K ;
Kufluoglu, H ;
Alam, MA ;
Roy, K .
IEEE ELECTRON DEVICE LETTERS, 2005, 26 (08) :560-562
[6]  
Rabaey J, 2009, INTEGR CIRCUIT SYST, P1, DOI 10.1007/978-0-387-71713-5
[7]  
Rao VG, 2011, 2011 IEEE 29TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), P439, DOI 10.1109/ICCD.2011.6081439
[8]   Impact of Bias Temperature Instability on Soft Error Susceptibility [J].
Rossi, Daniele ;
Omana, Martin ;
Metra, Cecilia ;
Paccagnella, Alessandro .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (04) :743-751
[9]   Modeling and minimization of PMOS NBTI effect for robust nanometer design [J].
Vattikonda, Rakesh ;
Wang, Wenping ;
Cao, Yu .
43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, :1047-+
[10]   Impacts of Contact Resistance and NBTI/PBTI on SRAM with High-κ Metal-Gate Devices [J].
Yang, Hao-, I ;
Chuang, Ching-Te ;
Hwang, Wei .
2009 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN, AND TESTING, PROCEEDINGS, 2009, :27-+