Synthesis of low-power CMOS circuits using hybrid topologies

被引:2
|
作者
Gallant, M
Al-Khalili, D
机构
[1] Royal Mil Coll Canada, Dept ECE, Stn Forces, Kingston, ON K7K 7B4, Canada
[2] Apple Comp Inc, Cupertino, CA 95014 USA
关键词
low power; synthesis; pass logic;
D O I
10.1016/S0167-9260(99)00004-8
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes the development of a logic synthesis tool, BDDMAP, designed specifically to work with a reduced set cell library consisting of a combination of pass logic and standard CMOS topologies. Delay and statistical power models have been developed for pass logic cells to be used in our optimization algorithm. MCNC benchmarks were used to evaluate the tool and the proposed circuit topology against the results obtained from Synopsys' Design Analyzer. An improvement of 34.5% in power-delay product was achieved when using our cell library and 42.3% when using a standard CMOS library. (C) 1999 Elsevier Science B.V. All rights reserved.
引用
收藏
页码:143 / 163
页数:21
相关论文
共 50 条
  • [21] Synthesis of low-power asynchronous circuits in a specified environment
    Nowick, SM
    Theobald, M
    1997 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, PROCEEDINGS, 1997, : 92 - 95
  • [22] Design of Low-Voltage and Low-Power Cryogenic CMOS Voltage Reference Circuits
    Wen, Minda
    McCarthy, Kevin G.
    O'Connell, Ivan
    Salgado, Gerardo Molina
    2024 IEEE 67TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, MWSCAS 2024, 2024, : 1016 - 1020
  • [23] Low-voltage low-power improved linearity CMOS active resistor circuits
    Anca Manolescu
    Cosmin Popa
    Analog Integrated Circuits and Signal Processing, 2010, 62 : 373 - 387
  • [24] Novel low-power and stable memory cell design using hybrid CMOS and MTJ
    Prasad, Govind
    Sahu, Deeksha
    Mandi, Bipin Chandra
    Ali, Maifuz
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2022, 50 (02) : 465 - 477
  • [25] A SURVEY OF LOW-VOLTAGE LOW-POWER TECHNIQUES AND CHALLENGES FOR CMOS DIGITAL CIRCUITS
    Hung, Yu-Cherng
    Shieh, Shao-Hui
    Tung, Chiou-Kou
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2011, 20 (01) : 89 - 105
  • [26] Low-voltage low-power improved linearity CMOS active resistor circuits
    Manolescu, Anca
    Popa, Cosmin
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 62 (03) : 373 - 387
  • [27] Mixed Full Adder topologies for high-performance low-power arithmetic circuits
    Alioto, M.
    Di Cataldo, G.
    Palumbob, G.
    MICROELECTRONICS JOURNAL, 2007, 38 (01) : 130 - 139
  • [28] LOW-POWER ULTRAHIGH-SPEED MOBILE COMMUNICATION WITH TERAHERTZ CMOS CIRCUITS
    Fujishima, Minoru
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [29] A low-power multiplier using adiabatic CPL circuits
    Wang, Ling
    Hu, Jianping
    Dai, Jing
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 21 - 24
  • [30] LOW-POWER, SMALL SPACE MULTIVIBRATORS USING CMOS
    HOUGHTON, D
    ELECTRONIC ENGINEERING, 1975, 47 (567): : 21 - 21