Synthesis of low-power CMOS circuits using hybrid topologies

被引:2
作者
Gallant, M
Al-Khalili, D
机构
[1] Royal Mil Coll Canada, Dept ECE, Stn Forces, Kingston, ON K7K 7B4, Canada
[2] Apple Comp Inc, Cupertino, CA 95014 USA
关键词
low power; synthesis; pass logic;
D O I
10.1016/S0167-9260(99)00004-8
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes the development of a logic synthesis tool, BDDMAP, designed specifically to work with a reduced set cell library consisting of a combination of pass logic and standard CMOS topologies. Delay and statistical power models have been developed for pass logic cells to be used in our optimization algorithm. MCNC benchmarks were used to evaluate the tool and the proposed circuit topology against the results obtained from Synopsys' Design Analyzer. An improvement of 34.5% in power-delay product was achieved when using our cell library and 42.3% when using a standard CMOS library. (C) 1999 Elsevier Science B.V. All rights reserved.
引用
收藏
页码:143 / 163
页数:21
相关论文
共 50 条
  • [1] Low-power and compact CMOS APS circuits for hybrid cryogenic infrared fast imaging
    Serra-Graells, Francisco
    Misischi, Bertrand
    Casanueva, Eduardo
    Mendez, Cesar
    Teres, Lluis
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (12) : 1052 - 1056
  • [2] Low-power interface circuits between adiabatic and standard CMOS circuits
    Jianping Hu
    Dong Zhou
    Ling Wang
    Huiying Dong
    Analog Integrated Circuits and Signal Processing, 2009, 60 : 105 - 115
  • [3] Low-power interface circuits between adiabatic and standard CMOS circuits
    Hu, Jianping
    Zhou, Dong
    Wang, Ling
    Dong, Huiying
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2009, 60 (1-2) : 105 - 115
  • [4] A simple voltage scaling formula for low-power CMOS circuits
    Kang, DG
    Park, YJ
    Min, HS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1999, 46 (04) : 803 - 805
  • [5] Low-power CMOS circuits for analog VLSI programmable neural networks
    El-Soud, MAA
    AbdelRassoul, RA
    Soliman, HH
    El-Ghanam, LM
    ICM 2003: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2003, : 14 - 17
  • [6] A SURVEY OF LOW-VOLTAGE LOW-POWER TECHNIQUES AND CHALLENGES FOR CMOS DIGITAL CIRCUITS
    Hung, Yu-Cherng
    Shieh, Shao-Hui
    Tung, Chiou-Kou
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2011, 20 (01) : 89 - 105
  • [7] Mixed Full Adder topologies for high-performance low-power arithmetic circuits
    Alioto, M.
    Di Cataldo, G.
    Palumbob, G.
    MICROELECTRONICS JOURNAL, 2007, 38 (01) : 130 - 139
  • [8] A Survey of Low-Voltage Low-Power Technique and Challenge for CMOS Signal Processing Circuits
    Hung, Yu-Cherng
    Chen, Jian-Cheng
    Shieh, Shao-Hui
    Tung, Chiou-Kou
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 236 - 239
  • [9] A Low-Power CMOS RF Power Detector
    Sakphrom, Siraporn
    Thanachayanont, Apinunt
    2012 19TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2012, : 177 - 180
  • [10] Low-power temperature-independent CMOS measurement circuits for resistive gas sensors
    Goyret, Juan P.
    Cassani, Maria V.
    Carbonetto, Sebastian H.
    Garcia-Inza, Mariano A.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2023, 51 (06) : 2562 - 2577