Synthesis of low-power CMOS circuits using hybrid topologies

被引:2
|
作者
Gallant, M
Al-Khalili, D
机构
[1] Royal Mil Coll Canada, Dept ECE, Stn Forces, Kingston, ON K7K 7B4, Canada
[2] Apple Comp Inc, Cupertino, CA 95014 USA
关键词
low power; synthesis; pass logic;
D O I
10.1016/S0167-9260(99)00004-8
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes the development of a logic synthesis tool, BDDMAP, designed specifically to work with a reduced set cell library consisting of a combination of pass logic and standard CMOS topologies. Delay and statistical power models have been developed for pass logic cells to be used in our optimization algorithm. MCNC benchmarks were used to evaluate the tool and the proposed circuit topology against the results obtained from Synopsys' Design Analyzer. An improvement of 34.5% in power-delay product was achieved when using our cell library and 42.3% when using a standard CMOS library. (C) 1999 Elsevier Science B.V. All rights reserved.
引用
收藏
页码:143 / 163
页数:21
相关论文
共 50 条
  • [1] CMOS and bipolar novel low-power adaptive biasing topologies
    Universita Tor Vergata, Rome, Italy
    Microelectron J, 3 (223-227):
  • [2] CMOS and bipolar novel low-power adaptive biasing topologies
    Cardarilli, GC
    Ferri, G
    Re, M
    MICROELECTRONICS JOURNAL, 1999, 30 (03) : 223 - 227
  • [3] Low-power and compact CMOS APS circuits for hybrid cryogenic infrared fast imaging
    Serra-Graells, Francisco
    Misischi, Bertrand
    Casanueva, Eduardo
    Mendez, Cesar
    Teres, Lluis
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (12) : 1052 - 1056
  • [4] Design and analysis of hybrid NEMS-CMOS circuits for ultra low-power applications
    Dadgour, Hamed F.
    Banerjee, Kaustav
    2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 306 - +
  • [5] CMOS adaptive biasing circuits for low-power applications
    Cardarilli, GC
    Ferri, G
    1997 21ST INTERNATIONAL CONFERENCE ON MICROELECTRONICS - PROCEEDINGS, VOLS 1 AND 2, 1997, : 747 - 750
  • [6] Low-power interface circuits between adiabatic and standard CMOS circuits
    Hu, Jianping
    Zhou, Dong
    Wang, Ling
    Dong, Huiying
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2009, 60 (1-2) : 105 - 115
  • [7] Low-power interface circuits between adiabatic and standard CMOS circuits
    Jianping Hu
    Dong Zhou
    Ling Wang
    Huiying Dong
    Analog Integrated Circuits and Signal Processing, 2009, 60 : 105 - 115
  • [8] Adaptive Detection of Action Potentials Using Ultra Low-Power CMOS Circuits
    Gosselin, Benoit
    Sawan, Mohamad
    2008 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE - INTELLIGENT BIOMEDICAL SYSTEMS (BIOCAS), 2008, : 209 - 212
  • [9] CMOS/SOI technologies for low-power and low-voltage circuits
    Pelloie, JL
    Raynaud, C
    Faynot, O
    Grouillet, A
    de Pontcharra, JD
    MICROELECTRONIC ENGINEERING, 1999, 48 (1-4) : 327 - 334
  • [10] Low-power CMOS integrated circuits for radio frequency applications
    Deen, MJ
    Murji, R
    Fakhr, A
    Jafferali, N
    Ngan, WL
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (05): : 509 - 522