A 7.5 GS/s flash ADC and a 10.24 GS/s time-interleaved ADC for backplane receivers in 65 nm CMOS

被引:2
|
作者
Chung, Hayun [1 ]
Deniz, Zeynep Toprak [2 ]
Rylyakov, Alexander [3 ]
Bulzacchelli, John [2 ]
Friedman, Daniel [2 ]
Wei, Gu-Yeon [4 ]
机构
[1] Korea Univ, Sejong, South Korea
[2] IBM TJ Watson Res Ctr, Yorktown Hts, NY USA
[3] Coriant Adv Technol Grp, New York, NY USA
[4] Harvard Univ, Sch Engn & Appl Sci, Cambridge, MA 02138 USA
关键词
High-speed; Analog-to-digital converter; Two-stage track-and-hold amplifier; Duty-cycle control; Backplane receiver;
D O I
10.1007/s10470-015-0624-x
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a 7.5 GS/s, 4.5 bit flash analog-to-digital converter (ADC) for high-speed backplane communication. A two-stage track-and-hold (T/H) structure enables high input bandwidth and low power consumption at the same time. A sampling clock duty cycle control technique, which allocates more tracking time to the bandwidth-limited second T/H stage, facilitates high sampling rates. A digital offset correction scheme compensates both random and systematic offsets due to process variation and T/H amplifier gain nonlinearity, simultaneously. Two test-chip prototypes were fabricated in a 65 nm CMOS process. Experimental results of a standalone ADC chip demonstrate 3.8 effective number of bits (ENOB) at 7.5 GS/s. The figure-of-merit (FOM) of the standalone ADC is 0.49 pJ/conversion-step. The second test chip combines two ADCs together in order to demonstrate a time-interleaved ADC (TI-ADC) for use in high-speed backplane receivers. The TI-ADC operates at 10.24 GS/s while achieving 3.5 ENOB and 0.65 pJ/conversion-step FOM.
引用
收藏
页码:299 / 310
页数:12
相关论文
共 50 条
  • [41] A 69.5 mW 20 GS/s 6b Time-Interleaved ADC With Embedded Time-to-Digital Calibration in 32 nm CMOS SOI
    Chen, Vanessa H. -C.
    Pileggi, Lawrence
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (12) : 2891 - 2901
  • [42] A 7.5-GS/s 3.8-ENOB 52-mW flash ADC with clock duty cycle control in 65nm CMOS
    Chung, Hayun
    Rylyakov, Alexander
    Deniz, Zeynep Toprak
    Bulzacchelli, John
    Wei, Gu-Yeon
    Friedman, Daniel
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 268 - +
  • [43] A CMOS 6-Bit 16-GS/s Time-Interleaved ADC Using Digital Background Calibration Techniques
    Huang, Chun-Cheng
    Wang, Chung-Yi
    Wu, Jieh-Tsorng
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (04) : 848 - 858
  • [44] A 12.8 GS/s Time-Interleaved ADC With 25 GHz Effective Resolution Bandwidth and 4.6 ENOB
    Duan, Yida
    Alon, Elad
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (08) : 1725 - 1738
  • [45] A 13bit 5GS/s ADC with time-interleaved chopping calibration in 16nm FinFET
    Vaz, Bruno
    Verbruggen, Bob
    Erdmann, Christophe
    Collins, Diarmuid
    Mcgrath, John
    Boumaalif, Ali
    Cullen, Edward
    Walsh, Darragh
    Morgado, Alonso
    Mesadri, Conrado
    Long, Brian
    Pathepuram, Rajitha
    De La Torre, Ronnie
    Manlapat, Alvin
    Karyotis, Georgios
    Tsaliagos, Dimitris
    Lynch, Patrick
    Lim, Peng
    Breathnach, Daire
    Farley, Brendan
    2018 IEEE SYMPOSIUM ON VLSI CIRCUITS, 2018, : 99 - 100
  • [46] A 2 GS/s 9-bit Time-Interleaved SAR ADC with Overlapping Conversion Steps
    Tenhunen, Miikka
    Spoof, Kalle
    Unnikrishnan, Vishnu
    Stadius, Kari
    Kosunen, Marko
    Ryynanen, Jussi
    2022 20TH IEEE INTERREGIONAL NEWCAS CONFERENCE (NEWCAS), 2022, : 35 - 39
  • [47] A 10-GS/s Sample and Hold System for High-Speed Time-interleaved ADC
    Zhang, Liang
    Kuang, Qianwei
    Chang, Mingchao
    Zhang, Dayu
    2018 EIGHTH INTERNATIONAL CONFERENCE ON INSTRUMENTATION AND MEASUREMENT, COMPUTER, COMMUNICATION AND CONTROL (IMCCC 2018), 2018, : 705 - 708
  • [48] A 32.5-GS/s Sampler With Time-Interleaved Track-and-Hold Amplifier in 65-nm CMOS
    Ma, Shunli
    Yu, Hao
    Ren, Junyan
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2014, 62 (12) : 3500 - 3511
  • [49] A 65 nm CMOS 7b 2 GS/s 20.7 mW Flash ADC With Cascaded Latch Interpolation
    Kim, Jong-In
    Oh, Dong-Ryeol
    Jo, Dong-Shin
    Sung, Ba-Ro-Saim
    Ryu, Seung-Tak
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (10) : 2319 - 2330
  • [50] A 23-mW 24-GS/s 6-bit Voltage-Time Hybrid Time-Interleaved ADC in 28-nm CMOS
    Xu, Benwei
    Zhou, Yuan
    Chiu, Yun
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (04) : 1091 - 1100