A 7.5 GS/s flash ADC and a 10.24 GS/s time-interleaved ADC for backplane receivers in 65 nm CMOS

被引:2
|
作者
Chung, Hayun [1 ]
Deniz, Zeynep Toprak [2 ]
Rylyakov, Alexander [3 ]
Bulzacchelli, John [2 ]
Friedman, Daniel [2 ]
Wei, Gu-Yeon [4 ]
机构
[1] Korea Univ, Sejong, South Korea
[2] IBM TJ Watson Res Ctr, Yorktown Hts, NY USA
[3] Coriant Adv Technol Grp, New York, NY USA
[4] Harvard Univ, Sch Engn & Appl Sci, Cambridge, MA 02138 USA
关键词
High-speed; Analog-to-digital converter; Two-stage track-and-hold amplifier; Duty-cycle control; Backplane receiver;
D O I
10.1007/s10470-015-0624-x
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a 7.5 GS/s, 4.5 bit flash analog-to-digital converter (ADC) for high-speed backplane communication. A two-stage track-and-hold (T/H) structure enables high input bandwidth and low power consumption at the same time. A sampling clock duty cycle control technique, which allocates more tracking time to the bandwidth-limited second T/H stage, facilitates high sampling rates. A digital offset correction scheme compensates both random and systematic offsets due to process variation and T/H amplifier gain nonlinearity, simultaneously. Two test-chip prototypes were fabricated in a 65 nm CMOS process. Experimental results of a standalone ADC chip demonstrate 3.8 effective number of bits (ENOB) at 7.5 GS/s. The figure-of-merit (FOM) of the standalone ADC is 0.49 pJ/conversion-step. The second test chip combines two ADCs together in order to demonstrate a time-interleaved ADC (TI-ADC) for use in high-speed backplane receivers. The TI-ADC operates at 10.24 GS/s while achieving 3.5 ENOB and 0.65 pJ/conversion-step FOM.
引用
收藏
页码:299 / 310
页数:12
相关论文
共 50 条
  • [31] A 5GS/s 10b 76mW Time-interleaved SAR ADC in 28nm CMOS
    Fang, Jie
    Thirunakkarasu, Shankar
    Yu, Xuefeng
    Silva-Rivas, Fabian
    Kim, Kwang Young
    Zhang, Chaoming
    Singor, Frank
    2015 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2015,
  • [32] An 1 lb 1GS/s Time-Interleaved ADC with Linearity Enhanced TM
    Zhu, Yan
    Chan, Chi-Hang
    Martins, R. P.
    2018 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC): PROCEEDINGS OF TECHNICAL PAPERS, 2018,
  • [33] A Quadrature PLL With Phase Mismatch Calibration for 32GS/s Time-Interleaved ADC
    Ma, Shunli
    Wu, Tianxiang
    Ren, Junyan
    IEEE ACCESS, 2020, 8 : 219695 - 219708
  • [34] An 8-bit 2.8 GS/s Flash ADC with Time-based Offset Calibration and Interpolation in 65 nm CMOS
    Yang, Xi
    Bae, Seung-Jun
    Lee, Hae-Seung
    IEEE 45TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC 2019), 2019, : 305 - 308
  • [35] A 1-GS/s 6-bit Flash ADC in 90 nm CMOS
    Shaker, Mohamed O.
    Gosh, Soumik
    Bayoumi, Magdy A.
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 144 - 147
  • [36] A 2.8 GS/s 44.6 mW Time-Interleaved ADC Achieving 50.9 dB SNDR and 3 dB Effective Resolution Bandwidth of 1.5 GHz in 65 nm CMOS
    Stepanovic, Dusan
    Nikolic, Borivoje
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (04) : 971 - 982
  • [37] A 0.19 mm2 10 b 2.3 GS/s 12-Way Time-Interleaved Pipelined-SAR ADC in 65-nm CMOS
    Zhu, Yan
    Chan, Chi-Hang
    Zheng, Zi-Hao
    Li, Cheng
    Zhong, Jian-Yu
    Martins, Rui P.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (11) : 3606 - 3616
  • [38] A 10GS/s 6b Time-Interleaved ADC with Partially Active Flash sub-ADCs
    Yang, Xiaochen
    Payne, Robert
    Liu, Jin
    2013 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2013,
  • [39] A 6 bit 2 GS/s Flash-Assisted Time-Interleaved (FATI) SAR ADC with Background Offset Calibration
    Sung, Ba-Ro-Saim
    Lee, Chang-Kyo
    Kim, Wan
    Kim, Jong-In
    Hong, Hyeok-Ki
    Oh, Ghil-Geun
    Lee, Choong-Hoon
    Choi, Michael
    Park, Ho-Jin
    Ryu, Seung-Tak
    PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2013, : 281 - 284
  • [40] A 2-GS/s 8b Flash-SAR Time-Interleaved ADC With Background Offset Calibration
    Cheng, Yi-Shen
    Hu, Huan-Jui
    Chang, Soon-Jyh
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,