A 7.5 GS/s flash ADC and a 10.24 GS/s time-interleaved ADC for backplane receivers in 65 nm CMOS

被引:2
|
作者
Chung, Hayun [1 ]
Deniz, Zeynep Toprak [2 ]
Rylyakov, Alexander [3 ]
Bulzacchelli, John [2 ]
Friedman, Daniel [2 ]
Wei, Gu-Yeon [4 ]
机构
[1] Korea Univ, Sejong, South Korea
[2] IBM TJ Watson Res Ctr, Yorktown Hts, NY USA
[3] Coriant Adv Technol Grp, New York, NY USA
[4] Harvard Univ, Sch Engn & Appl Sci, Cambridge, MA 02138 USA
关键词
High-speed; Analog-to-digital converter; Two-stage track-and-hold amplifier; Duty-cycle control; Backplane receiver;
D O I
10.1007/s10470-015-0624-x
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a 7.5 GS/s, 4.5 bit flash analog-to-digital converter (ADC) for high-speed backplane communication. A two-stage track-and-hold (T/H) structure enables high input bandwidth and low power consumption at the same time. A sampling clock duty cycle control technique, which allocates more tracking time to the bandwidth-limited second T/H stage, facilitates high sampling rates. A digital offset correction scheme compensates both random and systematic offsets due to process variation and T/H amplifier gain nonlinearity, simultaneously. Two test-chip prototypes were fabricated in a 65 nm CMOS process. Experimental results of a standalone ADC chip demonstrate 3.8 effective number of bits (ENOB) at 7.5 GS/s. The figure-of-merit (FOM) of the standalone ADC is 0.49 pJ/conversion-step. The second test chip combines two ADCs together in order to demonstrate a time-interleaved ADC (TI-ADC) for use in high-speed backplane receivers. The TI-ADC operates at 10.24 GS/s while achieving 3.5 ENOB and 0.65 pJ/conversion-step FOM.
引用
收藏
页码:299 / 310
页数:12
相关论文
共 50 条
  • [1] A 7.5 GS/s flash ADC and a 10.24 GS/s time-interleaved ADC for backplane receivers in 65 nm CMOS
    Hayun Chung
    Zeynep Toprak Deniz
    Alexander Rylyakov
    John Bulzacchelli
    Daniel Friedman
    Gu-Yeon Wei
    Analog Integrated Circuits and Signal Processing, 2015, 85 : 299 - 310
  • [2] A 56 GS/s 8 Bit Time-Interleaved ADC in 28 nm CMOS
    Luan, Jian
    Zheng, Xuqiang
    Wu, Danyu
    Zhang, Yuzhen
    Wu, Linzhen
    Zhou, Lei
    Wu, Jin
    Liu, Xinyu
    ELECTRONICS, 2022, 11 (05)
  • [3] A 12 bit 8 GS/s Time-Interleaved SAR ADC in 28 nm CMOS
    Linnhoff, Sebastian
    Buballa, Frowin
    Reinhold, Michael
    Gerfers, Friedel
    2020 27TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2020,
  • [4] An 11b 3.6GS/s Time-Interleaved SAR ADC in 65nm CMOS
    Janssen, Erwin
    Doris, Kostas
    Zanikopoulos, Athon
    Murroni, Alessandro
    van der Weide, Gerard
    Lin, Yu
    Alvado, Ludo
    Darthenay, Frederic
    Fregeais, Yannick
    2013 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2013, 56 : 464 - U665
  • [5] A 10 GS/s time-interleaved ADC in 0.25 micrometer CMOS technology
    Aytar, Oktay
    Tangel, Ali
    Afacan, Engin
    JOURNAL OF ELECTRICAL ENGINEERING-ELEKTROTECHNICKY CASOPIS, 2017, 68 (06): : 415 - 424
  • [6] A 6-Bit 20 GS/s Time-Interleaved Two-Step Flash ADC in 40 nm CMOS
    Oh, Dong-Ryeol
    ELECTRONICS, 2022, 11 (19)
  • [7] A 10 GS/s 6 b Time-Interleaved Partially Active Flash ADC
    Yang, Xiaochen
    Liu, Jin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (08) : 2272 - 2280
  • [8] A 2.6 GS/s 8-Bit Time-Interleaved SAR ADC in 55 nm CMOS Technology
    Wang, Dong
    Zhu, Xiaoge
    Guo, Xuan
    Luan, Jian
    Zhou, Lei
    Wu, Danyu
    Liu, Huasen
    Wu, Jin
    Liu, Xinyu
    ELECTRONICS, 2019, 8 (03):
  • [9] An 8-Bit 0.333-2 GS/s Configurable Time-Interleaved SAR ADC in 65-nm CMOS
    Li, Dengquan
    Zhang, Liang
    Zhu, Zhangming
    Yang, Yintang
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (06)
  • [10] A 4GS/s Time-Interleaved RF ADC in 65nm CMOS with 4GHz Input Bandwidth
    Straayer, Matt
    Bales, Jim
    Birdsall, Dwight
    Daly, Denis
    Elliott, Phillip
    Foley, Bill
    Mason, Roy
    Singh, Vikas
    Wang, Xuejin
    2016 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2016, 59 : 464 - U653