3D System Package Architecture as Alternative to 3D Stacking of ICs with TSV at System Level

被引:0
|
作者
Tummala, Rao R. [1 ]
机构
[1] Georgia Inst Technol, Syst Packaging Res Ctr 3D, Atlanta, GA 30332 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The 3D packaging started in 1970s for packaging of memory packages. Memory density has always been the bottleneck in high performance computing systems that led to two paths; increasing memory density within a chip in 2D and increasing by stacking many either packaged or bare chips in 3D. The barrier to systems performance, however, has been latency and bandwidth between logic and memory. 3D stacking of logic and memory has been viewed as the ultimate solution for a decade but it has its own barriers. While these barrier are being overcome by many approaches, the ultimate goal is to form miniaturized systems with highest performance and reliability at lowest cost. This paper presents a 3D system package architecture to address both bandwidth and other system requirements at system level in contrast to 3D ICs at device level.
引用
收藏
页数:3
相关论文
共 50 条
  • [31] Thermal-aware TSV Repair for Electromigration in 3D ICs
    Wang, Shengcheng
    Tahoori, Mehdi B.
    Chakrabarty, Krishnendu
    PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 1291 - 1296
  • [32] High Density Backside Tungsten TSV for 3D Stacked ICs
    Blasa, Reynard
    Mattis, Brian
    Martini, Dave
    Lanee, Sidi
    Petteway, Carl
    Hong, Sangki
    Yi, Kangsoo
    2016 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2016,
  • [33] Design for Manufacturability and Reliability for TSV-based 3D ICs
    Pan, David Z.
    Lim, Sung Kyu
    Athikulwongse, Krit
    Jung, Moongon
    Mitra, Joydeep
    Pak, Jiwoo
    Pathak, Mohit
    Yang, Jae-Seok
    2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 750 - 755
  • [34] Toward TSV-Compatible Microfluidic Cooling for 3D ICs
    Yan, Geyu
    Chung, Euichul
    Masselink, Erik
    Oh, Shane
    Zia, Muneeb
    Ramakrishnan, Bharath
    Oruganti, Vaidehi
    Alissa, Husam
    Belady, Christian
    Im, Yunhyeok
    Joshi, Yogendra
    Bakir, Muhannad S.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2025, 15 (01): : 104 - 112
  • [35] Capacitive Coupling Mitigation for TSV-based 3D ICs
    Eghbal, Ashkan
    Yaghini, Pooria M.
    Bagherzadeh, Nader
    2015 IEEE 33RD VLSI TEST SYMPOSIUM (VTS), 2015,
  • [36] Contactless Test Access Mechanism for TSV Based 3D ICs
    Rashidzadeh, Rashid
    2013 IEEE 31ST VLSI TEST SYMPOSIUM (VTS), 2013,
  • [37] Measurement and Crosstalk Analysis of Hexagonal TSV Bundle in 3D ICs
    Qu, Chenbing
    Zhu, Zhangming
    En, Yunfei
    Wang, Liwei
    2020 INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY (ICMMT 2020 ONLINE), 2020,
  • [38] 3D TSV and Interposer
    Fraunhofer, Juergen Wolf
    2012 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2012,
  • [39] System-Level Comparison of Power Delivery Design for 2D and 3D ICs
    Khan, Nauman H.
    Alam, Syed M.
    Hassoun, Soha
    2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 338 - +
  • [40] System design issues for 3D system-in-package (SiP)
    Miettinen, J
    Mäntysalo, M
    Kaija, K
    Ristolainen, EO
    54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 610 - 615