New VLSI Architecture for Motion Estimation Algorithm

被引:0
作者
Reddy, V. S. K. [1 ]
Sengupta, S. [2 ]
Latha, Y. M. [3 ]
机构
[1] JNT Univ, Sreenidhi Inst Sci & Technol, Hyderabad 501301, Andhra Pradesh, India
[2] Indian Inst Technol, Dept Elect & Elect Commun Engn, Kharagpur, W Bengal, India
[3] JNT Univ, G Narayanamma Inst Technol & Sci, Hyderabad 500008, Andhra Pradesh, India
来源
PROCEEDINGS OF WORLD ACADEMY OF SCIENCE, ENGINEERING AND TECHNOLOGY, VOL 20 | 2007年 / 20卷
关键词
Video Coding; Motion Estimation; Full-Search; Block-Matching; VLSI Architecture;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This paper presents an efficient VLSI architecture design to achieve real time video processing using Full-Search Block Matching (FSBM) algorithm. The design employs parallel bank architecture with minimum latency, maximum throughput, and full hardware utilization. We use nine parallel processors in our architecture and each controlled by a state machine. State machine control implementation makes the design very simple and cost effective. The design is implemented using VHDL and the programming techniques we incorporated makes the design completely programmable in the sense that the search ranges and the block sizes can be varied to suit any given requirements. The design can operate at frequencies up to 36 MHz and it can function in QCIF and CIF video resolution at 1.46 MHz and 5.86 MHz, respectively.
引用
收藏
页码:383 / +
页数:2
相关论文
共 14 条
[1]  
Brunig Michael, 2001, IEEE T CIRCUITS SYST, V11
[2]   A new predictive search area approach for fast block motion estimation [J].
Chung, KL ;
Chang, LC .
IEEE TRANSACTIONS ON IMAGE PROCESSING, 2003, 12 (06) :648-652
[3]   VLSI ARCHITECTURE FOR A FLEXIBLE BLOCK MATCHING PROCESSOR [J].
DEVOS, L ;
SCHOBINGER, M .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1995, 5 (05) :417-428
[4]   A low-power VLSI architecture for full-search block-matching motion estimation [J].
Do, VL ;
Yun, KY .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1998, 8 (04) :393-398
[5]  
FUJIWARA H, 1992, IEEE T CIRCUITS JUN
[6]   Reconfigurable hardware implementation of an improved parallel architecture for MPEG-4 motion estimation in mobile applications [J].
Gao, R ;
Xu, D ;
Bentley, JP .
IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2003, 49 (04) :1383-1390
[7]   VLSI Architecture for Block-Matching Motion Estimation Algorithm [J].
Hsieh, Chaur-Heh ;
Lin, Ting-Pang .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1992, 2 (02) :169-175
[8]   DISPLACEMENT MEASUREMENT AND ITS APPLICATION IN INTERFRAME IMAGE-CODING [J].
JAIN, JR ;
JAIN, AK .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1981, 29 (12) :1799-1808
[9]   ARRAY ARCHITECTURES FOR BLOCK MATCHING ALGORITHMS [J].
KOMAREK, T ;
PIRSCH, P .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1989, 36 (10) :1301-1308
[10]  
MOSHNYAGA VG, 2001, IEEE T CIRCUITS SYST, V11