Logical Effort Framework for CNFET-Based VLSI Circuits for Delay and Area Optimization

被引:6
|
作者
Ali, Muhammad [1 ,2 ]
Ahmed, Mohammed Abrar [1 ,2 ]
Chrzanowska-Jeske, Malgorzata [1 ]
机构
[1] Portland State Univ, Dept Elect & Comp Engn, Portland, OR 97207 USA
[2] Intel Corp, Hillsboro, OR 97124 USA
关键词
Carbon nanotube (CNT); CNT field effect transistor (CNFET); delay; logical effort (LE); optimization; FIELD-EFFECT TRANSISTORS; FUNCTIONAL YIELD ESTIMATION; CARBON-NANOTUBE TRANSISTOR; COMPACT SPICE MODEL; INCLUDING NONIDEALITIES; PART I; DESIGN; CNTFET; SPEED; GATES;
D O I
10.1109/TVLSI.2018.2880322
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Carbon nanotube field-effect transistors (CNFETs) show great potential to build digital systems on advanced technology nodes with big benefits in terms of power, performance, and area (PPA). However, CNFET-specific additional features such as the number of tubes, pitch (spacing between tubes), tube position, and diameter in array of tubes play a significant role in accurate PPA evaluation. Furthermore, count and density variations in carbon nanotubes (CNTs) due to manufacturing limitations, like the presence of metallic tubes in the CNFET channel, degrade the anticipated PPA benefits. Moreover, modeling the CNFET parameters, CNT variations and etching techniques for CNTs create additional complexity during performance optimization. Hence, for realistic optimization of CNFET circuit's performance, it is imperative to incorporate the impact of these parameters and variations. In this paper, we propose delay models [pitch-aware logical effort (PALE) and position-aware pitch factor (PAPF)] for fast and accurate performance evaluation by including the impact due to CNFET-specific parameters and CNT variations. These models are developed based on industry standard logical effort framework. Furthermore, we present an optimization tool using PALE and PAPF to minimize the delay and area of CNFET circuits. We deploy several circuit-level techniques prior to optimizing the tubes (CNTs) in the logic gates to achieve globally optimum solution. For better optimization of the circuits, we also include the impact of wire parasitic in estimating the delay of the individual gates. Our optimization tool results in the maximum and average delay improvement by 27% and 17%, respectively, and 2.5x reduction in area for standard ISCAS and OpenSPARC benchmark circuits. Fast and fairly accurate delay computation in our optimization framework offers great runtime benefits as compared to state-of-the-art simulation and statistical-based methods.
引用
收藏
页码:573 / 586
页数:14
相关论文
共 33 条
  • [21] Design of Variation-Resilient CNFET-Based Schmitt Trigger Circuits with Optimum Hysteresis at 16-nm Technology Node
    Dokania, Vishesh
    Islam, Aminul
    2013 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2013,
  • [22] Metallic-CNT and Non-uniform CNTs Tolerant Design of CNFET-based Circuits using Independent N2-Transistor Structures
    Ghavami, Behnam
    Raji, Mohsen
    Pedram, Hossein
    2011 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2011, : 242 - 247
  • [23] An Improved Logical Effort Model and Framework Applied to Optimal Sizing of Circuits Operating in Multiple Supply Voltage Regimes
    Lin, Xue
    Wang, Yanzhi
    Nazarian, Shahin
    Pedram, Massoud
    PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 249 - 256
  • [24] Convex Optimization of Energy and Delay Using Logical Effort Method in Deep Sub-micron Technology
    Maheshwari, Sachin
    Raza, Rameez
    Kumar, Pramod
    Gupta, Anu
    VLSI DESIGN AND TEST, VDAT 2013, 2013, 382 : 185 - 193
  • [25] Leakage Power Reduction in Deep Submicron VLSI Circuits Using Delay-Based Power Gating
    T. Thamaraimanalan
    P. Sampath
    National Academy Science Letters, 2020, 43 : 229 - 232
  • [26] Leakage Power Reduction in Deep Submicron VLSI Circuits Using Delay-Based Power Gating
    Thamaraimanalan, T.
    Sampath, P.
    NATIONAL ACADEMY SCIENCE LETTERS-INDIA, 2020, 43 (03): : 229 - 232
  • [27] Grey wolf optimization (GWO) based efficient partitioning algorithm VLSI circuits for reducing the interconnections
    R. Pavithra Guru
    V. Vaithianathan
    Analog Integrated Circuits and Signal Processing, 2025, 123 (3)
  • [28] Layout-aware Delay Variation Optimization for CNTFET-based Circuits
    Beste, Matthias
    Kiamehr, Saman
    Tahoori, Mehdi B.
    2014 27TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2014 13TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2014), 2014, : 393 - 398
  • [29] Delay Optimum And Area Optimal Mapping Of k-LUT Based FPGA Circuits
    Bucur, Ion I.
    Fagarasan, Ioana
    Popescu, Cornel
    Culea, George
    Susu, Alexandru E.
    CONTROL ENGINEERING AND APPLIED INFORMATICS, 2009, 11 (01): : 43 - 48
  • [30] Spider monkey optimization-based high-level synthesis in VLSI circuits for runtime adaptability
    Rani, M. Thillai
    Kumar, S. Suresh
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2021, 33 (03)