Logical Effort Framework for CNFET-Based VLSI Circuits for Delay and Area Optimization

被引:6
|
作者
Ali, Muhammad [1 ,2 ]
Ahmed, Mohammed Abrar [1 ,2 ]
Chrzanowska-Jeske, Malgorzata [1 ]
机构
[1] Portland State Univ, Dept Elect & Comp Engn, Portland, OR 97207 USA
[2] Intel Corp, Hillsboro, OR 97124 USA
关键词
Carbon nanotube (CNT); CNT field effect transistor (CNFET); delay; logical effort (LE); optimization; FIELD-EFFECT TRANSISTORS; FUNCTIONAL YIELD ESTIMATION; CARBON-NANOTUBE TRANSISTOR; COMPACT SPICE MODEL; INCLUDING NONIDEALITIES; PART I; DESIGN; CNTFET; SPEED; GATES;
D O I
10.1109/TVLSI.2018.2880322
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Carbon nanotube field-effect transistors (CNFETs) show great potential to build digital systems on advanced technology nodes with big benefits in terms of power, performance, and area (PPA). However, CNFET-specific additional features such as the number of tubes, pitch (spacing between tubes), tube position, and diameter in array of tubes play a significant role in accurate PPA evaluation. Furthermore, count and density variations in carbon nanotubes (CNTs) due to manufacturing limitations, like the presence of metallic tubes in the CNFET channel, degrade the anticipated PPA benefits. Moreover, modeling the CNFET parameters, CNT variations and etching techniques for CNTs create additional complexity during performance optimization. Hence, for realistic optimization of CNFET circuit's performance, it is imperative to incorporate the impact of these parameters and variations. In this paper, we propose delay models [pitch-aware logical effort (PALE) and position-aware pitch factor (PAPF)] for fast and accurate performance evaluation by including the impact due to CNFET-specific parameters and CNT variations. These models are developed based on industry standard logical effort framework. Furthermore, we present an optimization tool using PALE and PAPF to minimize the delay and area of CNFET circuits. We deploy several circuit-level techniques prior to optimizing the tubes (CNTs) in the logic gates to achieve globally optimum solution. For better optimization of the circuits, we also include the impact of wire parasitic in estimating the delay of the individual gates. Our optimization tool results in the maximum and average delay improvement by 27% and 17%, respectively, and 2.5x reduction in area for standard ISCAS and OpenSPARC benchmark circuits. Fast and fairly accurate delay computation in our optimization framework offers great runtime benefits as compared to state-of-the-art simulation and statistical-based methods.
引用
收藏
页码:573 / 586
页数:14
相关论文
共 50 条
  • [21] Ultra-Low Energy CNFET-Based Ternary Combinational Circuits Designs
    Jaber, Ramzi A.
    Aljaam, Jihad Mohamed
    Owaydat, Bilal N.
    Al-Maadeed, Somaya Ali
    Kassem, Abdallah
    Haidar, Ali Massoud
    IEEE ACCESS, 2021, 9 : 115951 - 115961
  • [22] Stochastic Analysis of CNFET circuits using Enhanced Logical Effort Model in the Presence of Metallic Tubes
    Ali, Muhammad
    Ahmed, Mohammad
    Chrzanowska-Jeske, Malgorzata
    2014 21ST IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2014, : 774 - 777
  • [23] An ultra-low-power CNFET-based improved Schmitt trigger design for VLSI sensor applications
    Vidhyadharan, Abhay Sanjay
    Vidhyadharan, Sanjay
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2021, 34 (04)
  • [24] Logical effort based dynamic power estimation and optimization of static CMOS circuits
    Kabbani, A.
    INTEGRATION-THE VLSI JOURNAL, 2010, 43 (03) : 279 - 288
  • [25] High-Performance and Energy-Efficient CNFET-Based Designs for Ternary Logic Circuits
    Jaber, Ramzi A.
    Kassem, Abdallah
    El-Hajj, Ahmad M.
    El-Nimri, Lina A.
    Haidar, Ali Massoud
    IEEE ACCESS, 2019, 7 : 93871 - 93886
  • [26] High-Speed and Area-Efficient CMOS and CNFET-Based Level-Shifters
    Vidhyadharan, Abhay S.
    Satheesh, Aiswarya
    Pragnaa, Kilari
    Vidhyadharan, Sanjay
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2022, 41 (08) : 4649 - 4670
  • [27] High-Speed and Area-Efficient CMOS and CNFET-Based Level-Shifters
    Abhay S. Vidhyadharan
    Aiswarya Satheesh
    Kilari Pragnaa
    Sanjay Vidhyadharan
    Circuits, Systems, and Signal Processing, 2022, 41 : 4649 - 4670
  • [28] Comments on "High-Performance and Energy-Efficient CNFET-Based Designs for Ternary Logic Circuits"
    Etiemble, Daniel
    IEEE ACCESS, 2020, 8 : 220015 - 220016
  • [29] CNFET-Based Design of Energy-Efficient Symmetric Three-Input XOR and Full Adder Circuits
    Mehrabi, Shima
    Mirzaee, Reza Faghih
    Moaiyeri, Mohammad Hossein
    Navi, Keivan
    Hashemipour, Omid
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2013, 38 (12) : 3367 - 3382
  • [30] Delay and Area Optimization for FPRM Circuits Based on MSPSO Algorithm
    Wang, Mingbo
    Wang, Pengjun
    Fu, Qiang
    Zhang, Huihong
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 379 - 382