Logical Effort Framework for CNFET-Based VLSI Circuits for Delay and Area Optimization

被引:6
|
作者
Ali, Muhammad [1 ,2 ]
Ahmed, Mohammed Abrar [1 ,2 ]
Chrzanowska-Jeske, Malgorzata [1 ]
机构
[1] Portland State Univ, Dept Elect & Comp Engn, Portland, OR 97207 USA
[2] Intel Corp, Hillsboro, OR 97124 USA
关键词
Carbon nanotube (CNT); CNT field effect transistor (CNFET); delay; logical effort (LE); optimization; FIELD-EFFECT TRANSISTORS; FUNCTIONAL YIELD ESTIMATION; CARBON-NANOTUBE TRANSISTOR; COMPACT SPICE MODEL; INCLUDING NONIDEALITIES; PART I; DESIGN; CNTFET; SPEED; GATES;
D O I
10.1109/TVLSI.2018.2880322
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Carbon nanotube field-effect transistors (CNFETs) show great potential to build digital systems on advanced technology nodes with big benefits in terms of power, performance, and area (PPA). However, CNFET-specific additional features such as the number of tubes, pitch (spacing between tubes), tube position, and diameter in array of tubes play a significant role in accurate PPA evaluation. Furthermore, count and density variations in carbon nanotubes (CNTs) due to manufacturing limitations, like the presence of metallic tubes in the CNFET channel, degrade the anticipated PPA benefits. Moreover, modeling the CNFET parameters, CNT variations and etching techniques for CNTs create additional complexity during performance optimization. Hence, for realistic optimization of CNFET circuit's performance, it is imperative to incorporate the impact of these parameters and variations. In this paper, we propose delay models [pitch-aware logical effort (PALE) and position-aware pitch factor (PAPF)] for fast and accurate performance evaluation by including the impact due to CNFET-specific parameters and CNT variations. These models are developed based on industry standard logical effort framework. Furthermore, we present an optimization tool using PALE and PAPF to minimize the delay and area of CNFET circuits. We deploy several circuit-level techniques prior to optimizing the tubes (CNTs) in the logic gates to achieve globally optimum solution. For better optimization of the circuits, we also include the impact of wire parasitic in estimating the delay of the individual gates. Our optimization tool results in the maximum and average delay improvement by 27% and 17%, respectively, and 2.5x reduction in area for standard ISCAS and OpenSPARC benchmark circuits. Fast and fairly accurate delay computation in our optimization framework offers great runtime benefits as compared to state-of-the-art simulation and statistical-based methods.
引用
收藏
页码:573 / 586
页数:14
相关论文
共 50 条
  • [1] Logical Effort model for CNFET-based circuits
    Ali, Muhammad
    Ahmed, Mohammad
    Chrzanowska-Jeske, Malgorzata
    2014 IEEE 14TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2014, : 460 - 465
  • [2] Logical Effort of CNFET-based Circuits in the Presence of Metallic Tubes
    Ali, Muhammad
    Ashraf, Rehman
    Chrzanowska-Jeske, Malgorzata
    2012 12TH IEEE CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2012,
  • [3] Delay and Yield of CNFET-based Circuits in the Presence of Variations
    Chrzanowska-Jeske, Malgorzata
    2015 IEEE NANOTECHNOLOGY MATERIALS AND DEVICES CONFERENCE (NMDC), 2015,
  • [4] Statistical Functional Yield Estimation and Enhancement of CNFET-Based VLSI Circuits
    Ghavami, Behnam
    Raji, Mohsen
    Pedram, Hossein
    Pedram, Massoud
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (05) : 887 - 900
  • [5] On Microarchitectural Modeling for CNFET-based Circuits
    Li, Tianjian
    Chen, Hao
    Qian, Weikang
    Liang, Xiaoyao
    Jiang, Li
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 356 - 361
  • [6] Encoder-Based Optimization of CNFET-Based Ternary Logic Circuits
    Vudadha, Chetan
    Rajagopalan, Srinivasan
    Dusi, Aditya
    Phaneendra, P. Sai
    Srinivas, M. B.
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2018, 17 (02) : 299 - 310
  • [7] Optimal Redundancy Designs for CNFET-Based Circuits
    Cheng, Da
    Wang, Fangzhou
    Gao, Feng
    Gupta, Sandeep K.
    2014 IEEE 23RD ASIAN TEST SYMPOSIUM (ATS), 2014, : 25 - 32
  • [8] Design and Evaluation of CNFET-Based Quaternary Circuits
    Moaiyeri, Mohammad Hossein
    Navi, Keivan
    Hashemipour, Omid
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2012, 31 (05) : 1631 - 1652
  • [9] Design and Evaluation of CNFET-Based Quaternary Circuits
    Mohammad Hossein Moaiyeri
    Keivan Navi
    Omid Hashemipour
    Circuits, Systems, and Signal Processing, 2012, 31 : 1631 - 1652
  • [10] Logical Effort model for CNFET circuits with CNTs variations
    Ali, Muhammad
    Ahmed, Mohammad
    Chrzanowska-Jeske, Malgorzata
    Morris, James
    2015 IEEE 15TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2015, : 1218 - 1221