On the yield of VLSI processors with on-chip CPU cache

被引:7
作者
Nikolos, D [1 ]
Vergos, HT [1 ]
机构
[1] Univ Patras, Dept Comp Engn & Informat, Patras 26500, Greece
关键词
fault tolerance; on-chip CPU caches; partially good chips; yield enhancement;
D O I
10.1109/12.805163
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Yield enhancement through the acceptance of partially good chips is a well-known technique [1], [2], [3]. In this paper, we derive a yield model for single chip VLSI processors with partially good on-chip cache. Also, we investigate how the yield enhancement of VLSI processors with on-chip CPU cache relates with the number of acceptable faulty cache blocks, the percentage of the cache area with respect to the whole chip area, and various manufacturing process parameters as defect densities and the fault clustering parameter. One of the main conclusions is that the maximum effective yield is achieved by accepting as good, caches with a very small number of faulty cache blocks. One of the main conclusions is that the maximum effective yield is achieved by accepting as good, processor chips containing caches with a very small number of faulty cache blocks.
引用
收藏
页码:1138 / 1144
页数:7
相关论文
共 20 条
  • [1] Bain L., 1991, Introduction to probability and mathematical statistics
  • [2] BOWHILL WJ, 1998, DIGITAL TECHNICAL J, V7, P100
  • [3] SUPERSCALAR INSTRUCTION EXECUTION IN THE 21164-ALPHA MICROPROCESSOR
    EDMONDSON, JH
    RUBINFELD, P
    PRESTON, R
    RAJAGOPALAN, V
    [J]. IEEE MICRO, 1995, 15 (02) : 33 - 43
  • [4] GALLUP MG, 1990, PROCEEDINGS : INTERNATIONAL TEST CONFERENCE 1990, P749, DOI 10.1109/TEST.1990.114091
  • [5] DESIGNING INTERCONNECTION BUSES IN VLSI AND WSI FOR MAXIMUM YIELD AND MINIMUM DELAY
    KOREN, I
    KOREN, Z
    PRADHAN, DK
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (03) : 859 - 866
  • [6] KOREN I, 1990, COMPUTER JUL, P73
  • [7] KOREN I, 1989, DEFECT FAULT TOLERAN, V1, P1
  • [8] MIRAPURI S, 1992, IEEE MICRO APR, P10
  • [9] A REVIEW OF FAULT-TOLERANT TECHNIQUES FOR THE ENHANCEMENT OF INTEGRATED-CIRCUIT YIELD
    MOORE, WR
    [J]. PROCEEDINGS OF THE IEEE, 1986, 74 (05) : 684 - 698
  • [10] AN AREA MODEL FOR ON-CHIP MEMORIES AND ITS APPLICATION
    MULDER, JM
    QUACH, NT
    FLYNN, MJ
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (02) : 98 - 106