A 24.7 mW 65 nm CMOS SAR-Assisted CT ΔΣ Modulator With Second-Order Noise Coupling Achieving 45 MHz Bandwidth and 75.3 dB SNDR

被引:30
作者
Wu, Bo [1 ]
Zhu, Shuang [1 ]
Xu, Benwei [1 ]
Chiu, Yun [1 ]
机构
[1] Univ Texas Dallas, Texas Analog Ctr Excellence, Richardson, TX 75080 USA
关键词
Analog-to-digital converter; asynchronous; continuous time (CT); delta-sigma modulator; excess-loop-delay compensation; noise coupling (NC); successive-approximation-register (SAR); ADC; CALIBRATION;
D O I
10.1109/JSSC.2016.2594953
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A continuous-time (CT) sixth-order Delta Sigma modulator, employing a 4 bit asynchronous successive-approximation-register (ASAR) quantizer, incorporates second-order noise coupling (NC) and excess-loop-delay compensation, all are tightly integrated into the switched-capacitor (SC) SAR digital-to-analog converter (DAC). The mixed-mode second-order NC structure is implemented in both discrete-time (DT) and CT domains. Clocked at 900 MHz, the 65 nm CMOS prototype measures a 120 dB/decade shaped noise slope and a peak 75.3 dB SNDR at an over-sampling ratio (OSR) of 10, yielding a Schreier FoM of 167.9 dB and a Walden FoM of 57.7 fJ/conversion-step. The modulator occupies an active area of 0.16 mm(2) and consumes 24.7 mW.
引用
收藏
页码:2893 / 2905
页数:13
相关论文
共 34 条
  • [11] Ho SJ, 2014, INTERNATIONAL SYMPOSIUM MODERN EDUCATION AND HUMAN SCIENCES (MEHS 2014), P1
  • [12] A 3.1 mW 8b 1.2 GS/s Single-Channel Asynchronous SAR ADC With Alternate Comparators for Enhanced Speed in 32 nm Digital SOI CMOS
    Kull, Lukas
    Toifl, Thomas
    Schmatz, Martin
    Francese, Pier Andrea
    Menolfi, Christian
    Braendli, Matthias
    Kossel, Marcel
    Morf, Thomas
    Andersen, Toke Meyer
    Leblebici, Yusuf
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (12) : 3049 - 3058
  • [13] Lee CH, 2013, INT CONF SPACE SCI, P1, DOI 10.1109/IconSpace.2013.6599422
  • [14] An 8.1 mW, 82 dB Delta-Sigma ADC With 1.9 MHz BW and-98 dB THD
    Lee, Kyehyung
    Miller, Matthew R.
    Temes, Gabor C.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (08) : 2202 - 2211
  • [15] Lin Chih-Hao, 2014, IEEE S VLSI CIRC JUN, P1
  • [16] A 10-bit 50-MS/s SAR ADC With a Monotonic Capacitor Switching Procedure
    Liu, Chun-Cheng
    Chang, Soon-Jyh
    Huang, Guan-Ying
    Lin, Ying-Zu
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) : 731 - 740
  • [17] Lo Chi-Lun, 2013, P IEEE S VLSI CIRC J, pC60
  • [18] 74 dB SNDR Multi-Loop Sturdy-MASH Delta-Sigma Modulator Using 35 dB Open-Loop Opamp Gain
    Maghari, Nima
    Kwon, Sunwoo
    Moon, Un-Ku
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (08) : 2212 - 2221
  • [19] Ortmanns M., 2005, Continuous-time Sigma-Delta A/D Conversion
  • [20] Excess Loop Delay Compensation in Continuous-Time Delta-Sigma Modulators
    Pavan, Shanthi
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (11) : 1119 - 1123