A 24.7 mW 65 nm CMOS SAR-Assisted CT ΔΣ Modulator With Second-Order Noise Coupling Achieving 45 MHz Bandwidth and 75.3 dB SNDR

被引:30
作者
Wu, Bo [1 ]
Zhu, Shuang [1 ]
Xu, Benwei [1 ]
Chiu, Yun [1 ]
机构
[1] Univ Texas Dallas, Texas Analog Ctr Excellence, Richardson, TX 75080 USA
关键词
Analog-to-digital converter; asynchronous; continuous time (CT); delta-sigma modulator; excess-loop-delay compensation; noise coupling (NC); successive-approximation-register (SAR); ADC; CALIBRATION;
D O I
10.1109/JSSC.2016.2594953
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A continuous-time (CT) sixth-order Delta Sigma modulator, employing a 4 bit asynchronous successive-approximation-register (ASAR) quantizer, incorporates second-order noise coupling (NC) and excess-loop-delay compensation, all are tightly integrated into the switched-capacitor (SC) SAR digital-to-analog converter (DAC). The mixed-mode second-order NC structure is implemented in both discrete-time (DT) and CT domains. Clocked at 900 MHz, the 65 nm CMOS prototype measures a 120 dB/decade shaped noise slope and a peak 75.3 dB SNDR at an over-sampling ratio (OSR) of 10, yielding a Schreier FoM of 167.9 dB and a Walden FoM of 57.7 fJ/conversion-step. The modulator occupies an active area of 0.16 mm(2) and consumes 24.7 mW.
引用
收藏
页码:2893 / 2905
页数:13
相关论文
共 34 条
  • [1] [Anonymous], 2015, 2015 IEEE ASIAN SOLI, DOI DOI 10.1109/ASSCC.2015.7387462
  • [2] A 4 GHz Continuous-Time ΔΣ ADC With 70 dB DR and-74 dBFS THD in 125 MHz BW
    Bolatkale, Muhammed
    Breems, Lucien J.
    Rutten, Robert
    Makinwa, Kofi A. A.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (12) : 2857 - 2868
  • [3] A 56 mW continuous-time quadrature cascaded ΣΔ modulator with 77 dB DR in a near zero-IF 20 MHz band
    Breems, Lucien J.
    Rutten, Robert
    van Veldhoven, Robert H. M.
    van der Weide, Gerard
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (12) : 2696 - 2705
  • [4] A 6-bit 600-MS/s 5.3-mW asynchronous ADC in 0.13-μm CMOS
    Chen, Shuo-Wei Michael
    Brodersen, Robert W.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) : 2669 - 2680
  • [5] Chongjun Ding, 2012, 2012 IEEE International Symposium on Circuits and Systems - ISCAS 2012, P3001, DOI 10.1109/ISCAS.2012.6271949
  • [6] Calibration of DAC Mismatch Errors in ΣΔ ADCs Based on a Sine-Wave Measurement
    De Bock, Maarten
    Xing, Xinpeng
    Weyten, Ludo
    Gielen, Georges
    Rombouts, Pieter
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (09) : 567 - 571
  • [7] Dong YZ, 2014, ISSCC DIG TECH PAP I, V57, P480, DOI 10.1109/ISSCC.2014.6757521
  • [8] Fontaine P., 2005, IEEE INT SOL STAT CI, P498
  • [9] Hayashi T., 1986, 1986 IEEE International Solid-State Circuits Conference. Digest of Technical Papers (Cat. No.86CH2263-2), P182
  • [10] Ho CY, 2015, ISSCC DIG TECH PAP I, V58, P274, DOI 10.1109/ISSCC.2015.7063032