An Area-Efficient Consolidated Configurable Error Correction for Approximate Hardware Accelerators

被引:8
|
作者
Mazahir, Sana [1 ]
Hasan, Osman [1 ]
Hafiz, Rehan [2 ]
Shafique, Muhammad [3 ]
Henkel, Joerg [3 ]
机构
[1] Natl Univ Sci & Technol, Sch Elect Engn & Comp Sci, Islamabad, Pakistan
[2] Informat Technol Univ, Dept Elect Engn, Lahore, Pakistan
[3] Karlsruhe Inst Technol, Chair Embedded Syst, D-76021 Karlsruhe, Germany
关键词
D O I
10.1145/2897937.2897981
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Approximate adders are widely being advocated for developing hardware accelerators to perform complex arithmetic operations. Most of the state-of-the-art accuracy configurable approximate adders utilize some integrated Error Detection and Correction (EDC) circuitry. Consequently, the accumulated area overhead due to the EDC (integrated within individual adders) is significant. In this paper, we propose a low-cost Consolidated Error Correction (CEC) unit, that essentially corrects the accumulated error at the accelerator output. The proposed CEC is based on a mathematical model of approximation error. We integrate our CEC unit in approximate hardware accelerators deployed in different applications to demonstrate its area savings and speed enhancement compared to state-of-the-art.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] Temporal and SFQ Pulse-Streams Encoding for Area-Efficient Superconducting Accelerators
    Gonzalez-Guerrero, Patricia
    Bautista, Meriam Gay
    Lyles, Darren
    Michelogiannakis, George
    ASPLOS '22: PROCEEDINGS OF THE 27TH ACM INTERNATIONAL CONFERENCE ON ARCHITECTURAL SUPPORT FOR PROGRAMMING LANGUAGES AND OPERATING SYSTEMS, 2022, : 963 - 976
  • [22] Area-Efficient Parallel Multiplication Units for CNN Accelerators With Output Channel Parallelization
    Tang, Song-Nien
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (03) : 406 - 410
  • [23] Area-Efficient AdderNet Hardware Accelerator with Merged Adder Tree Structure
    Seo, Gwanghwi
    Ryu, Sungju
    IEICE ELECTRONICS EXPRESS, 2023, 20 (23):
  • [24] Area-Efficient Hardware Architectures of MISTY1 Block Cipher
    Yasir
    Wu, Ning
    Chen, Xin
    Yahya, Muhammad Rehan
    RADIOENGINEERING, 2018, 27 (02) : 541 - 548
  • [25] ENERGY AND AREA-EFFICIENT HARDWARE IMPLEMENTATION OF HEVC INVERSE TRANSFORM AND DEQUANTIZATION
    Tikekar, Mehul
    Huang, Chao-Tsung
    Sze, Vivienne
    Chandrakasan, Anantha
    2014 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2014, : 2100 - 2104
  • [26] AC-PM: An Area-Efficient and Configurable Polynomial Multiplier for Lattice Based Cryptography
    Hu, Xiao
    Tian, Jing
    Li, Minghao
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (02) : 719 - 732
  • [27] Design and Implementation of Area-Efficient and Low-Power Configurable Booth-Multiplier
    Shrestha, Rahul
    Rastogim, Utkarsh
    2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 599 - 600
  • [28] Designing a Scalable and Area-Efficient Hardware Accelerator Supporting Multiple PQC Schemes
    Jung, Heonhui
    Oh, Hyunyoung
    ELECTRONICS, 2024, 13 (17)
  • [29] An Area-Efficient Coarse-Grained Reconfigurable Array Design for Approximate Computing
    Kutsuna, Kaito
    Kojima, Takuya
    Takase, Hideki
    Nakamura, Hiroshi
    2023 IEEE 16TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANY-CORE SYSTEMS-ON-CHIP, MCSOC, 2023, : 59 - 64
  • [30] Hardware SAT Solver-based Area-efficient Accelerator for Autonomous Driving
    Inuma, Yusuke
    Hara-Azumi, Yuko
    2022 21ST INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (ICFPT 2022), 2022, : 286 - 289