A new technique for on-chip error estimation and reconfiguration of current-steering digital-to-analog converters

被引:10
|
作者
Rafeeque, KPS [1 ]
Vasudevan, V
机构
[1] Texas Instruments Inc, Bangalore 560093, Karnataka, India
[2] Indian Inst Technol, Dept Elect Engn, Madras 600036, Tamil Nadu, India
关键词
built-in self-test; digital-to-analog converters (DACs); reconfiguration;
D O I
10.1109/TCSI.2005.853587
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we propose a reconfigurable current-steering digital-to-analog converter (DAC). The differential nonlinearity error (DNL) of the DAC is estimated on-chip. This is used to reconfigure the switching sequence to get a lower integral nonlinearity error (INL). We propose a novel technique for estimation of DNL based on a step-size measurement. This greatly reduces the linearity and dynamic range requirements of the measuring circuits. A 10-b segmented DAC, along with the associated circuits for DNL estimation and reconfiguration, was designed using 0.35-mu m CMOS technology and fabricated through Europractice. The paper includes theoretical analysis, simulation, and experimental results for the proposed technique.
引用
收藏
页码:2348 / 2357
页数:10
相关论文
共 50 条
  • [1] Calibration Technique Tracking Temperature for Current-Steering Digital-to-Analog Converters
    Zhu, Haiyang
    Yang, Wenhua
    Egan, Nathan
    Kim, Yong-Bin
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 1 - 4
  • [2] Architectural trends in current-steering digital-to-analog converters
    S. Balasubramanian
    W. Khalil
    Analog Integrated Circuits and Signal Processing, 2013, 77 : 55 - 67
  • [3] Architectural trends in current-steering digital-to-analog converters
    Balasubramanian, S.
    Khalil, W.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 77 (01) : 55 - 67
  • [4] A study of error sources in current steering digital-to-analog converters
    Mercer, D
    PROCEEDINGS OF THE IEEE 2004 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2004, : 185 - 190
  • [5] Analysis of energy consumption bounds in CMOS current-steering digital-to-analog converters
    Oscar Morales Chacón
    J. Jacob Wikner
    Christer Svensson
    Liter Siek
    Atila Alvandpour
    Analog Integrated Circuits and Signal Processing, 2022, 111 : 339 - 351
  • [6] Modeling of glitches due to rise/fall asymmetry in current-steering digital-to-analog converters
    Andersson, KO
    Vesterbacka, M
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (11) : 2265 - 2275
  • [7] Current-Steering Digital-to-Analog Converters: Functional Specifications, Design Basics, and Behavioral Modeling
    Myderrizi, I.
    Zeki, A.
    IEEE ANTENNAS AND PROPAGATION MAGAZINE, 2010, 52 (04) : 197 - 208
  • [8] A High-Speed Swing Reduced Driver Suitable for Current-Steering Digital-to-Analog Converters
    Myderrizi, Indrit
    Zeki, Ali
    2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, : 635 - +
  • [9] A statistical methodology for the design of high-performance CMOS current-steering digital-to-analog converters
    Crippa, P
    Turchetti, C
    Conti, M
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (04) : 377 - 394
  • [10] Comparative Analysis of CMOS Latch-Driver Circuits for Current-Steering Digital-to-Analog Converters
    Clacon, Oscar Morales
    Wikner, Jacob
    Alvandpour, Atila
    Siek, Liter
    2022 29TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM (MIXDES 2022), 2022, : 93 - 98