A 12-Bit 2.4 GS/s Four-Channel Pipelined ADC with a Novel On-Chip Timing Mismatch Calibration

被引:4
|
作者
Jia, Hanbo [1 ,2 ]
Guo, Xuan [1 ]
Wu, Danyu [1 ]
Zhou, Lei [1 ]
Luan, Jian [1 ,2 ]
Wu, Nanxun [2 ]
Huang, Yinkun [1 ]
Zheng, Xuqiang [1 ]
Wu, Jin [1 ]
Liu, Xinyu [1 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[2] Univ Chinese Acad Sci, Sch Microelect, Beijing 100049, Peoples R China
关键词
analog-to-digital converter; time-interleaved; timing mismatch calibration; automatic wideband detection; variable delay line; DIGITAL-BACKGROUND CALIBRATION; TIME-INTERLEAVED ADC; A/D CONVERTER; ERRORS; SNDR;
D O I
10.3390/electronics9060910
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a 12-bit 2.4 GS/s analog-to-digital converter (ADC) employing four time-interleaved (TI) pipelined channels with a novel on-chip timing mismatch calibration in 40 nm CMOS process. TI architecture can increase the effective sampling rate of ADC but the dynamic performance of TI-ADC system is seriously degraded by offset, gain, and timing mismatches among the channels. Timing mismatch is the most challenging barrier among these mismatches due to the difficulty and complexity of its detection and correction. An automatic wideband timing mismatch detection algorithm is proposed for achieving a wide frequency range of timing mismatch detection without complex calculations. By adopting the proposed mismatch-free variable delay line (VDL), the full-scale traversal timing mismatch correction accomplishes an accurate result without missing codes. Measurement results show that the spurious free dynamic range (SFDR) of the prototype ADC is improved from 55.2 dB to 72.8 dB after calibration at 2.4 GS/s with a 141 MHz input signal. It can achieve an SFDR above 60 dB across the entire first Nyquist band based on the timing mismatch calibration and retiming technology. The prototype ADC chip occupies an area of 3 mm x 3 mm and it consumes 420 mW from a 1.8 V supply.
引用
收藏
页数:17
相关论文
共 45 条
  • [41] A 6-GHz Bandwidth Input Buffer Based on AC-Coupled Flipped Source Follower for 12-bit 8-GS/s ADC in 28-nm CMOS
    Huang, Zhengbo
    Zhang, Jie
    Cen, Yuanjun
    Wei, Juan
    Yu, Qiang
    Yang, Jinda
    Zhang, Hong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (10) : 4163 - 4167
  • [42] Mixed-Mode Chip Implementation of Digital Space SVPWM With Simplified-CPU and 12-Bit 2.56 Ms/s Switched-Current Delta-Sigma ADC in Motor Drive
    Sung, Guo-Ming
    Yu, Chih-Ping
    Hung, Tsai-Wang
    Hsieh, Hsiang-Yuan
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2012, 27 (02) : 916 - 930
  • [43] A 0.004-mm2 3.65-mW 7-Bit 2-GS/s Single-Channel GRO-Based Time-Domain ADC Incorporating Dead-Zone Elimination and On-Chip Folding-Offset Calibration in 28-nm CMOS
    Zhang, Chenghao
    Wei, Jiangbo
    Chen, Yong
    Liu, Maliang
    Yang, Yintang
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (11) : 3179 - 3193
  • [44] A 1.6-GS/s 12.2-mW Seven-/Eight-Way Split Time-Interleaved SAR ADC Achieving 54.2-dB SNDR With Digital Background Timing Mismatch Calibration
    Guo, Mingqiang
    Mao, Jiaji
    Sin, Sai-Weng
    Wei, Hegong
    Martins, Rui P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (03) : 693 - 705
  • [45] A 28-nm 10-b 2.2-GS/s 18.2-mW Relative-Prime Time-Interleaved Sub-Ranging SAR ADC With On-Chip Background Skew Calibration
    Chang, Dong-Jin
    Choi, Michael
    Ryu, Seung-Tak
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (09) : 2691 - 2700