A 12-Bit 2.4 GS/s Four-Channel Pipelined ADC with a Novel On-Chip Timing Mismatch Calibration

被引:4
|
作者
Jia, Hanbo [1 ,2 ]
Guo, Xuan [1 ]
Wu, Danyu [1 ]
Zhou, Lei [1 ]
Luan, Jian [1 ,2 ]
Wu, Nanxun [2 ]
Huang, Yinkun [1 ]
Zheng, Xuqiang [1 ]
Wu, Jin [1 ]
Liu, Xinyu [1 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[2] Univ Chinese Acad Sci, Sch Microelect, Beijing 100049, Peoples R China
关键词
analog-to-digital converter; time-interleaved; timing mismatch calibration; automatic wideband detection; variable delay line; DIGITAL-BACKGROUND CALIBRATION; TIME-INTERLEAVED ADC; A/D CONVERTER; ERRORS; SNDR;
D O I
10.3390/electronics9060910
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a 12-bit 2.4 GS/s analog-to-digital converter (ADC) employing four time-interleaved (TI) pipelined channels with a novel on-chip timing mismatch calibration in 40 nm CMOS process. TI architecture can increase the effective sampling rate of ADC but the dynamic performance of TI-ADC system is seriously degraded by offset, gain, and timing mismatches among the channels. Timing mismatch is the most challenging barrier among these mismatches due to the difficulty and complexity of its detection and correction. An automatic wideband timing mismatch detection algorithm is proposed for achieving a wide frequency range of timing mismatch detection without complex calculations. By adopting the proposed mismatch-free variable delay line (VDL), the full-scale traversal timing mismatch correction accomplishes an accurate result without missing codes. Measurement results show that the spurious free dynamic range (SFDR) of the prototype ADC is improved from 55.2 dB to 72.8 dB after calibration at 2.4 GS/s with a 141 MHz input signal. It can achieve an SFDR above 60 dB across the entire first Nyquist band based on the timing mismatch calibration and retiming technology. The prototype ADC chip occupies an area of 3 mm x 3 mm and it consumes 420 mW from a 1.8 V supply.
引用
收藏
页数:17
相关论文
共 45 条
  • [31] A 7-bit 2 GS/s Time-Interleaved SAR ADC With Timing Skew Calibration Based on Current Integrating Sampler
    Jiang, Wenning
    Zhu, Yan
    Chan, Chi-Hang
    Murmann, Boris
    Martins, Rui Paulo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (02) : 557 - 568
  • [32] A 12-bit 40-MS/s SHA-less pipelined ADC using a front-end RC matching technique
    Fan Mingjun
    Ren Junyan
    Shu Guanghua
    Guo Yao
    Li Ning
    Ye Fan
    Xu Jun
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (01)
  • [33] A 12-bit 40-MS/s SHA-less pipelined ADC using a front-end RC matching technique
    范明俊
    任俊彦
    舒光华
    过瑶
    李宁
    叶凡
    许俊
    半导体学报, 2011, 32 (01) : 85 - 89
  • [34] A 11-Bit 1-GS/s 14.9mW Hybrid Voltage-Time Pipelined ADC With Gain Error Calibration
    Wei, Jiangbo
    Zhang, Chenghao
    Liu, Maliang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (03) : 799 - 803
  • [35] A 2.5-GS/s Four-Way-Interleaved Ringamp-Based Pipelined-SAR ADC with Digital Background Calibration in 28-nm CMOS
    Lan, Jingchao
    Zhai, Danfeng
    Chen, Yongzhen
    Ni, Zhekan
    Shen, Xingchen
    Ye, Fan
    Ren, Junyan
    ELECTRONICS, 2021, 10 (24)
  • [36] A 10-bit 1-GS/s 2x-interleaved Timing-Skew Calibration Free SAR ADC
    Hu, Huan-Jui
    Cheng, Yi-Shen
    Chang, Soon-Jyh
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [37] A 12-Bit 1 GS/s RF Sampling Pipeline-SAR ADC With Harmonic Injecting Cross-Coupled Pair Achieving 7.5 fj/Conv-Step
    Fang, Liang
    Wen, Xianshan
    Fu, Tao
    Gui, Ping
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (08) : 3225 - 3236
  • [38] A 27.7 fJ/conv-step 500 MS/s 12-Bit Pipelined ADC Employing a Sub-ADC Forecasting Technique and Low-Power Class AB Slew Boosted Amplifiers
    Naderi, Mohammad H.
    Park, Chulhyun
    Prakash, Suraj
    Kinyua, Martin
    Soenen, Eric G.
    Silva-Martinez, Jose
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (09) : 3352 - 3364
  • [39] 12 bit 3.072 GS/s 32-way time-interleaved pipelined ADC with digital background calibration for wideband fully digital receiver application in 65 nm complementary metal-oxide-semiconductor
    Siddiqui, Waleed Hussain
    Choi, Goang Seong
    IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (02) : 182 - 191
  • [40] A fast-convergence, tree-structured, fully-parallel digital background timing mismatch calibration method for four-channel TIADC based on perfect reconstruction filter bank
    Liu, Yu
    Zhang, Zhenwei
    Lang, Lili
    Liu, Haijing
    Wu, Xufan
    Dong, Yemin
    MICROELECTRONICS JOURNAL, 2023, 141