A 12-Bit 2.4 GS/s Four-Channel Pipelined ADC with a Novel On-Chip Timing Mismatch Calibration
被引:4
|
作者:
Jia, Hanbo
论文数: 0引用数: 0
h-index: 0
机构:
Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
Univ Chinese Acad Sci, Sch Microelect, Beijing 100049, Peoples R ChinaChinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
Jia, Hanbo
[1
,2
]
Guo, Xuan
论文数: 0引用数: 0
h-index: 0
机构:
Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R ChinaChinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
Guo, Xuan
[1
]
Wu, Danyu
论文数: 0引用数: 0
h-index: 0
机构:
Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R ChinaChinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
Wu, Danyu
[1
]
Zhou, Lei
论文数: 0引用数: 0
h-index: 0
机构:
Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R ChinaChinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
Zhou, Lei
[1
]
Luan, Jian
论文数: 0引用数: 0
h-index: 0
机构:
Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
Univ Chinese Acad Sci, Sch Microelect, Beijing 100049, Peoples R ChinaChinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
Luan, Jian
[1
,2
]
Wu, Nanxun
论文数: 0引用数: 0
h-index: 0
机构:
Univ Chinese Acad Sci, Sch Microelect, Beijing 100049, Peoples R ChinaChinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
Wu, Nanxun
[2
]
Huang, Yinkun
论文数: 0引用数: 0
h-index: 0
机构:
Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R ChinaChinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
Huang, Yinkun
[1
]
Zheng, Xuqiang
论文数: 0引用数: 0
h-index: 0
机构:
Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R ChinaChinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
Zheng, Xuqiang
[1
]
Wu, Jin
论文数: 0引用数: 0
h-index: 0
机构:
Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R ChinaChinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
Wu, Jin
[1
]
Liu, Xinyu
论文数: 0引用数: 0
h-index: 0
机构:
Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R ChinaChinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
Liu, Xinyu
[1
]
机构:
[1] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[2] Univ Chinese Acad Sci, Sch Microelect, Beijing 100049, Peoples R China
This paper presents a 12-bit 2.4 GS/s analog-to-digital converter (ADC) employing four time-interleaved (TI) pipelined channels with a novel on-chip timing mismatch calibration in 40 nm CMOS process. TI architecture can increase the effective sampling rate of ADC but the dynamic performance of TI-ADC system is seriously degraded by offset, gain, and timing mismatches among the channels. Timing mismatch is the most challenging barrier among these mismatches due to the difficulty and complexity of its detection and correction. An automatic wideband timing mismatch detection algorithm is proposed for achieving a wide frequency range of timing mismatch detection without complex calculations. By adopting the proposed mismatch-free variable delay line (VDL), the full-scale traversal timing mismatch correction accomplishes an accurate result without missing codes. Measurement results show that the spurious free dynamic range (SFDR) of the prototype ADC is improved from 55.2 dB to 72.8 dB after calibration at 2.4 GS/s with a 141 MHz input signal. It can achieve an SFDR above 60 dB across the entire first Nyquist band based on the timing mismatch calibration and retiming technology. The prototype ADC chip occupies an area of 3 mm x 3 mm and it consumes 420 mW from a 1.8 V supply.