A 12-Bit 2.4 GS/s Four-Channel Pipelined ADC with a Novel On-Chip Timing Mismatch Calibration

被引:4
|
作者
Jia, Hanbo [1 ,2 ]
Guo, Xuan [1 ]
Wu, Danyu [1 ]
Zhou, Lei [1 ]
Luan, Jian [1 ,2 ]
Wu, Nanxun [2 ]
Huang, Yinkun [1 ]
Zheng, Xuqiang [1 ]
Wu, Jin [1 ]
Liu, Xinyu [1 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[2] Univ Chinese Acad Sci, Sch Microelect, Beijing 100049, Peoples R China
关键词
analog-to-digital converter; time-interleaved; timing mismatch calibration; automatic wideband detection; variable delay line; DIGITAL-BACKGROUND CALIBRATION; TIME-INTERLEAVED ADC; A/D CONVERTER; ERRORS; SNDR;
D O I
10.3390/electronics9060910
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a 12-bit 2.4 GS/s analog-to-digital converter (ADC) employing four time-interleaved (TI) pipelined channels with a novel on-chip timing mismatch calibration in 40 nm CMOS process. TI architecture can increase the effective sampling rate of ADC but the dynamic performance of TI-ADC system is seriously degraded by offset, gain, and timing mismatches among the channels. Timing mismatch is the most challenging barrier among these mismatches due to the difficulty and complexity of its detection and correction. An automatic wideband timing mismatch detection algorithm is proposed for achieving a wide frequency range of timing mismatch detection without complex calculations. By adopting the proposed mismatch-free variable delay line (VDL), the full-scale traversal timing mismatch correction accomplishes an accurate result without missing codes. Measurement results show that the spurious free dynamic range (SFDR) of the prototype ADC is improved from 55.2 dB to 72.8 dB after calibration at 2.4 GS/s with a 141 MHz input signal. It can achieve an SFDR above 60 dB across the entire first Nyquist band based on the timing mismatch calibration and retiming technology. The prototype ADC chip occupies an area of 3 mm x 3 mm and it consumes 420 mW from a 1.8 V supply.
引用
收藏
页数:17
相关论文
共 45 条
  • [21] A mismatch-error minimized four-channel time-interleaved 11 b 150 MS/s pipelined SAR ADC
    Park, Hye-Lim
    Choi, Min-Ho
    Nam, Sang-Pil
    An, Tai-Ji
    Lee, Seung-Hoon
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 76 (01) : 1 - 13
  • [22] A low power 12-bit 30 MSPS CMOS pipeline ADC with on-chip voltage reference buffer
    Chen Qihui
    Qin Yajie
    Lu Bo
    Hong Zhiliang
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (01)
  • [23] A low power 12-bit 30 MSPS CMOS pipeline ADC with on-chip voltage reference buffer
    陈奇辉
    秦亚杰
    陆波
    洪志良
    半导体学报, 2011, 32 (01) : 90 - 96
  • [24] A 2.5 GS/s 7-Bit 5-Way Time-Interleaved SAR ADC With On-Chip Background Offset and Timing-Skew Calibration
    Seong, Kiho
    Han, Jae-Soub
    Shim, Yong
    Baek, Kwang-Hyun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (10) : 4043 - 4047
  • [25] A 12-bit 1.0/2.0GS/s Pipeline ADC in 0.18μm SiGe BiCMOS
    Sun, Jie
    Wu, Jianhui
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2018, 105 (12) : 2114 - 2127
  • [26] An 8 bit 12 MS/s asynchronous successive approximation register ADC with an on-chip reference
    余萌
    吴礼鹏
    李福乐
    王志华
    Journal of Semiconductors, 2013, 34 (02) : 113 - 117
  • [27] An 8 bit 12 MS/s asynchronous successive approximation register ADC with an on-chip reference
    Yu Meng
    Wu Lipeng
    Li Fule
    Wang Zhihua
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (02)
  • [28] A 12-bit 40 MS/s SAR ADC with Digital Foreground Self-calibration for Capacitor Mismatches
    Yeo, Injune
    Lee, Byung-Geun
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2020, 20 (01) : 105 - 118
  • [29] A 12-bit 1.25 GS/s RF sampling pipelined ADC using a bandwidth-expanded residue amplifier with bias-free gain-boost technique
    Zhang, Chenghao
    Wei, Jiangbo
    Yang, Yihang
    Liu, Maliang
    MICROELECTRONICS JOURNAL, 2022, 130
  • [30] A 12-bit 40-MS/s SAR ADC with Calibration-Less Switched Capacitive Reference Driver
    Ju, Hyungyu
    Lee, Sewon
    Lee, Minjae
    ELECTRONICS, 2020, 9 (11) : 1 - 15