Digital background calibration for memory effects in pipelined analog-to-digital converters

被引:37
作者
Keane, JP [1 ]
Hurst, PJ [1 ]
Lewis, SH [1 ]
机构
[1] Univ Calif Davis, Dept Elect & Comp Engn, Davis, CA 95616 USA
基金
美国国家科学基金会;
关键词
analog-to-digital converter (ADC); calibration; dielectric materials; switched capacitor circuits;
D O I
10.1109/TCSI.2005.858760
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Memory errors can occur in the stages of a pipelined analog-to-digital converter (ADC) due to several effects. These include capacitor dielectric absorption/relaxation, incomplete stage reset at high clock rates, and parasitic capacitance effects when opamps are shared between subsequent pipeline stages. This paper describes these sources of memory errors and the effect they have on overall ADC linearity. It is shown how these errors relate to and differ from interstage gain errors. Two new calibration algorithms are proposed that correct for memory errors by digital post-processing of the ADC output. Both algorithms operate in the background and so do not require conversion to be interrupted in order to track changes due to temperature and supply variations. The two algorithms are compared in terms of their system costs and their dependence on input signal statistics.
引用
收藏
页码:511 / 525
页数:15
相关论文
共 16 条
[1]  
Ali A. M. A., 2005, US Patent No, Patent No. [6,861,969, 6861969]
[2]   Least mean square adaptive digital background calibration of pipelined analog-to-digital converters [J].
Chiu, Y ;
Tsang, CW ;
Nikolic, B ;
Gray, PR .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (01) :38-46
[3]   THE EFFECT OF DIELECTRIC-RELAXATION ON CHARGE-REDISTRIBUTION A/D CONVERTERS [J].
FATTARUSO, JW ;
DEWIT, M ;
WARWAR, G ;
TAN, KS ;
HESTER, RK .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (06) :1550-1561
[4]   CMOS pipelined ADC employing dither to improve linearity [J].
Fetterman, HS ;
Martin, DG ;
Rich, DA .
PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, :109-112
[5]   Digital cancellation of D/A converter noise in pipelined A/D converters [J].
Galton, I .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2000, 47 (03) :185-196
[6]   A 12b 80MS/s pipelined ADC with bootstrapped digital calibration [J].
Grace, CR ;
Hurst, PJ ;
Lewis, SH .
2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 :460-461
[7]   Background interstage gain calibration technique for pipelined ADCs [J].
Keane, JP ;
Hurst, PJ ;
Lewis, SH .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (01) :32-43
[8]   A 10-B 20-MSAMPLE/S ANALOG-TO-DIGITAL CONVERTER [J].
LEWIS, SH ;
FETTERMAN, HS ;
GROSS, GF ;
RAMACHANDRAN, R ;
VISWANATHAN, TR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (03) :351-358
[9]   A PIPELINED 5-MSAMPLE/S 9-BIT ANALOG-TO-DIGITAL CONVERTER [J].
LEWIS, SH ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (06) :954-961
[10]   An 8-bit 80-Msample/s pipelined analog-to-digital converter with background calibration [J].
Ming, J ;
Lewis, SH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (10) :1489-1497