共 16 条
[1]
Ali A. M. A., 2005, US Patent No, Patent No. [6,861,969, 6861969]
[2]
Least mean square adaptive digital background calibration of pipelined analog-to-digital converters
[J].
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS,
2004, 51 (01)
:38-46
[4]
CMOS pipelined ADC employing dither to improve linearity
[J].
PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE,
1999,
:109-112
[5]
Digital cancellation of D/A converter noise in pipelined A/D converters
[J].
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING,
2000, 47 (03)
:185-196
[6]
A 12b 80MS/s pipelined ADC with bootstrapped digital calibration
[J].
2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS,
2004, 47
:460-461