Testability of 123DD based differential pass-transistor logic circuits

被引:0
作者
Jaekel, A [1 ]
机构
[1] Univ Windsor, Sch Comp Sci, Windsor, ON N9B 3P4, Canada
来源
IMTC/99: PROCEEDINGS OF THE 16TH IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE, VOLS. 1-3 | 1999年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Differential Pass-Transistor Logic (DPTL) circuits have demonstrated significant power-delay advantages over conventional CMOS logic circuits. They also offer effective noise immunity by structural means rather than requiring large signal swings. They are particularly suitable for the design of high-speed iterative arithmetic circuits. In this paper we show that DPTL circuits have certain inherent self-checking capabilities. We show that all single transistor faults in a DPTL circuit, either produces the correct output or can be detected by (i)loss of complementarity at the outputs or (ii) excessive current drawn from the power supply. This property can be used to design simple, low-overhead test circuitry that allows fast, on-line detection of single faults. Although detection of all multiple-faults cannot be guaranteed using only the on-line tests, many such faults are also detected by the test circuitry.
引用
收藏
页码:1782 / 1787
页数:6
相关论文
共 13 条
[1]   PASS-TRANSISTOR LOGIC DESIGN [J].
ALASSADI, W ;
JAYASUMANA, AP ;
MALAIYA, YK .
INTERNATIONAL JOURNAL OF ELECTRONICS, 1991, 70 (04) :739-749
[2]  
Cheung TS, 1996, IEICE T ELECTRON, VE79C, P1274
[3]   Design of dynamic pass-transistor logic circuits using 123 decision diagrams [J].
Jaekel, A ;
Bandyopadhyay, S ;
Jullien, GA .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 1998, 45 (11) :1172-1181
[4]  
JAEKEL A, 1995, THESIS U WINDSOR
[5]  
MITTAI M, 1992, IEEE J SOLID-ST CIRC, P1644
[6]  
OKLOBDZIJA VG, 1995, 38 MIDW S CIRC SYST
[7]   DIFFERENTIAL PASS-TRANSISTOR LOGIC [J].
PASTERNAK, JH ;
SALAMA, CAT .
IEEE CIRCUITS AND DEVICES MAGAZINE, 1993, 9 (04) :23-28
[8]   DESIGN OF SUBMICROMETER CMOS DIFFERENTIAL PASS-TRANSISTOR LOGIC-CIRCUITS [J].
PASTERNAK, JH ;
SALAMA, CAT .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (09) :1249-1258
[9]  
PASTERNAK JH, 1989, P ECCTD BRIGHT UK
[10]  
PRADHAN DK, 1986, FAULT TOLERAND COMPU