Formal Availability Analysis Using Theorem Proving

被引:2
作者
Ahmed, Waqar [1 ]
Hasan, Osman [1 ]
机构
[1] Natl Univ Sci & Technol, Sch Elect Engn & Comp Sci, Islamabad, Pakistan
来源
FORMAL METHODS AND SOFTWARE ENGINEERING, ICFEM 2016 | 2016年 / 10009卷
关键词
Higher-order logic; Unavailability fault tree; Availability Block Diagram; Theorem proving; RELIABILITY BLOCK DIAGRAMS; PETRI NETS;
D O I
10.1007/978-3-319-47846-3_15
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Availability analysis is used to assess the possible failures and their restoration process for a given system. This analysis involves the calculation of instantaneous and steady-state availabilities of the individual system components and the usage of this information along with the commonly used availability modeling techniques, such as Availability Block Diagrams (ABD) and Fault Trees (FTs) to determine the system-level availability. Traditionally, availability analyses are conducted using paper-and-pencil methods and simulation tools but they cannot ascertain absolute correctness due to their inaccuracy limitations. As a complementary approach, we propose to use the higher-order-logic theorem prover HOL4 to conduct the availability analysis of safety-critical systems. For this purpose, we present a higher-order-logic formalization of instantaneous and steady-state availability, ABD configurations and generic unavailability FT gates. For illustration purposes, these formalizations are utilized to conduct formal availability analysis of a satellite solar array, which is used as the main source of power for the Dong Fang Hong-3 (DFH-3) satellite.
引用
收藏
页码:226 / 242
页数:17
相关论文
共 19 条
  • [1] Ahmed W., 2016, FORMALIZATION AVAILA
  • [2] Ahmed W, 2015, IEEE CONF WIREL MOB, P217, DOI 10.1109/WiMOB.2015.7347964
  • [3] Towards Formal Fault Tree Analysis Using Theorem Proving
    Ahmed, Waqar
    Hasan, Osman
    [J]. INTELLIGENT COMPUTER MATHEMATICS, CICM 2015, 2015, 9150 : 39 - 54
  • [4] Ahmed W, 2014, LECT NOTES ARTIF INT, V8543, P30, DOI 10.1007/978-3-319-08434-3_4
  • [5] [Anonymous], 2004, INTRO RELIABILITY MA
  • [6] [Anonymous], P HIGHER ORDER LOGIC
  • [7] Bailis Peter., 2014, Queue, V12, P20
  • [8] Analyzing the reliability of shuffle-exchange networks using reliability block diagrams
    Bistouni, Fathollah
    Jahanshahi, Mohsen
    [J]. RELIABILITY ENGINEERING & SYSTEM SAFETY, 2014, 132 : 97 - 106
  • [9] MULTISTAGE INTERCONNECTION NETWORK RELIABILITY
    BLAKE, JT
    TRIVEDI, KS
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1989, 38 (11) : 1600 - 1604
  • [10] Bozzano M, 2009, LECT NOTES COMPUT SC, V5775, P173, DOI 10.1007/978-3-642-04468-7_15