Thermal-aware detour routing in 3D NoCs

被引:4
|
作者
Mukherjee, Priyajit [1 ]
Chatterjee, Navonil [1 ]
Chattopadhyay, Santanu [1 ]
机构
[1] Indian Inst Technol Kharagpur, Dept Elect & Elect Commun Engn, Kharagpur 721302, W Bengal, India
关键词
3D network-on-chip; Mixed Integer Linear Programming; Thermal-aware routing; Average packet delay; NETWORK; MANAGEMENT; ALGORITHMS; ENERGY;
D O I
10.1016/j.jpdc.2020.04.010
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Three-dimensional Network-on-Chips (3D NoCs) is a popular design choice due to its low packet latency, low network power consumption and high packing density. However, 3D NoCs suffer from high temperature issues. The 3D stacking of Si-layers elongates heat transfer path from different Si-layers to the heat sink resulting in increase in peak temperature of the chip. Since routers of NoCs have high power densities, a higher router activity may result in signification increase in temperature of the chip. Therefore, a judicious selection of the routing path is necessary to reduce the chip temperature. As the routers placed at the lower Si-layers have higher thermal conductance to the heat sink, a routing path consisting of more number of routers in the lower Si-layers may improve the temperature profile of the chip. In this paper, we have proposed two different thermal-aware routing approaches, which use downward detoured routing for some optimally selected communication paths to reduce the chip temperature. The first technique is a thermal-aware application-specific Mixed Integer Linear Programming based method (named TMD), while the second one is an application-agnostic heuristic approach (named TSD). To predict the effect of detour decisions on the temperature profile of the chip, TMD technique has applied two different thermal models with a constraint on the average packet delay (APD) of the network. Experimental results show that a significant temperature reduction (up to 22 degrees) can be achieved within minimal performance loss (10% increase in APD) using either of the proposed techniques, compared to the minimal path routing algorithms - XYZ, ZXY and EDGE and the greedy detour approaches - All Detour and Random Detour. (C) 2020 Elsevier Inc. All rights reserved.
引用
收藏
页码:230 / 245
页数:16
相关论文
共 50 条
  • [41] A Table-Free Approximate Q-Learning-Based Thermal-Aware Adaptive Routing for Optical NoCs
    Zhang, Wenfei
    Ye, Yaoyao
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2021, 40 (01) : 199 - 203
  • [42] Q-Function-Based Traffic- and Thermal-Aware Adaptive Routing for 3D Network-on-Chip
    Lee, Seung Chan
    Han, Tae Hee
    ELECTRONICS, 2020, 9 (03)
  • [43] Voltage-Frequency Planning for Thermal-Aware, Low-Power Design of Regular 3-D NoCs
    Arjomand, Mohammad
    Sarbazi-Azad, Hamid
    23RD INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2010, : 57 - +
  • [44] Thermal-Aware Incremental Floorplanning for 3D ICs Based on MILP Formulation
    Ma, Yuchun
    Li, Xin
    Wang, Yu
    Hong, Xianlong
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2009, E92A (12): : 2979 - 2989
  • [45] Distributed Thermal-Aware Task Scheduling for 3D Network-on-Chip
    Cui, Yingnan
    Zhang, Wei
    Yu, Hao
    2012 IEEE 30TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2012, : 494 - 495
  • [46] Thermal-aware 3D Design for Side-channel Information Leakage
    Gu, Peng
    Stow, Dylan
    Barnes, Russell
    Kursun, Eren
    Xie, Yuan
    PROCEEDINGS OF THE 34TH IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2016, : 520 - 527
  • [47] ON-OFF: a reactive routing algorithm for dynamic thermal management in 3D NoCs
    Taheri, Ebadollah
    Mohammadi, Karim
    Patooghy, Ahmad
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2019, 13 (01): : 11 - 19
  • [48] Thermal-aware task mapping for communication energy minimization on 3D NoC
    Shen, Lili
    Wu, Ning
    Yan, Gaizhen
    Ge, Fen
    IEICE ELECTRONICS EXPRESS, 2017, 14 (22):
  • [49] Game-based Congestion-aware Adaptive Routing (GCAR) for Proactive Thermal-aware 3D Network-on-Chip Systems
    Chen, Kun-Chih
    TENTH INTERNATIONAL WORKSHOP ON NETWORK ON CHIP ARCHITECTURES (NOCARC 2017), 2017,
  • [50] Optimization of thermal aware multilevel routing for 3D IC
    P. Sivakumar
    K. Pandiaraj
    K. JeyaPrakash
    Analog Integrated Circuits and Signal Processing, 2020, 103 : 131 - 142