Thermal-aware detour routing in 3D NoCs

被引:4
|
作者
Mukherjee, Priyajit [1 ]
Chatterjee, Navonil [1 ]
Chattopadhyay, Santanu [1 ]
机构
[1] Indian Inst Technol Kharagpur, Dept Elect & Elect Commun Engn, Kharagpur 721302, W Bengal, India
关键词
3D network-on-chip; Mixed Integer Linear Programming; Thermal-aware routing; Average packet delay; NETWORK; MANAGEMENT; ALGORITHMS; ENERGY;
D O I
10.1016/j.jpdc.2020.04.010
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Three-dimensional Network-on-Chips (3D NoCs) is a popular design choice due to its low packet latency, low network power consumption and high packing density. However, 3D NoCs suffer from high temperature issues. The 3D stacking of Si-layers elongates heat transfer path from different Si-layers to the heat sink resulting in increase in peak temperature of the chip. Since routers of NoCs have high power densities, a higher router activity may result in signification increase in temperature of the chip. Therefore, a judicious selection of the routing path is necessary to reduce the chip temperature. As the routers placed at the lower Si-layers have higher thermal conductance to the heat sink, a routing path consisting of more number of routers in the lower Si-layers may improve the temperature profile of the chip. In this paper, we have proposed two different thermal-aware routing approaches, which use downward detoured routing for some optimally selected communication paths to reduce the chip temperature. The first technique is a thermal-aware application-specific Mixed Integer Linear Programming based method (named TMD), while the second one is an application-agnostic heuristic approach (named TSD). To predict the effect of detour decisions on the temperature profile of the chip, TMD technique has applied two different thermal models with a constraint on the average packet delay (APD) of the network. Experimental results show that a significant temperature reduction (up to 22 degrees) can be achieved within minimal performance loss (10% increase in APD) using either of the proposed techniques, compared to the minimal path routing algorithms - XYZ, ZXY and EDGE and the greedy detour approaches - All Detour and Random Detour. (C) 2020 Elsevier Inc. All rights reserved.
引用
收藏
页码:230 / 245
页数:16
相关论文
共 50 条
  • [31] A survey of optimization techniques for thermal-aware 3D processors
    Cao, Kun
    Zhou, Junlong
    Wei, Tongquan
    Chen, Mingsong
    Hu, Shiyan
    Li, Keqin
    JOURNAL OF SYSTEMS ARCHITECTURE, 2019, 97 : 397 - 415
  • [32] TherWare: Thermal-Aware Placement and Routing Framework for 3D FPGAs with Location-Based Heat Balance
    Huang, Ya-Shih
    Chang, Han-Yuan
    Huang, Juinn-Dar
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2015, E98A (08) : 1796 - 1805
  • [33] Thermal-aware Dynamic Buffer Allocation for Proactive Routing Algorithm on 3D Network-on-Chip Systems
    Lee, Yuan-Sheng
    Hsin, Hsien-Kai
    Chen, Kun-Chih
    Chang, En-Jui
    Wu, An-Yeu
    2014 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2014,
  • [34] A novel thermal-aware structure of TSV cluster in 3D IC
    Hou, Ligang
    Fu, Jingyan
    Wang, Jinhui
    Gong, Na
    MICROELECTRONIC ENGINEERING, 2016, 153 : 110 - 116
  • [35] The Thermal-aware Floorplanning for 3D ICs using carbon nanotube
    Shi, Shengqing
    Zhang, Xi
    Luo, Rong
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 1155 - 1158
  • [36] Thermal-aware 3D Symmetrical Buffered Clock Tree Synthesis
    Oh, Deok Keun
    Choi, Mu Jun
    Kim, Ju Ho
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2019, 24 (03)
  • [37] Assessment of Thermal-aware Floorplans in a 3D IC for Server Applications
    Jung, Ki Wook
    Cho, Eunho
    Jo, Sungeun
    Ryu, Seunggeol
    Kim, Jaechoon
    Oh, Dan
    IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 1036 - 1047
  • [38] P* Admissible Thermal-Aware Matrix Floorplanner for 3D ICs
    Al Saleh, Dima
    Safari, Yousef
    Amik, Fahad Rahman
    Vaisband, Boris
    2023 IEEE 36TH INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE, SOCC, 2023, : 160 - 165
  • [39] Thermal-aware 3D Symmetrical Buffered Clock Tree Synthesis
    Oh, Deok Keun
    Choi, Mu Jun
    Kim, Ju Ho
    2018 IEEE 36TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2018, : 9 - 16
  • [40] Thermal-aware Floorplanning Guidelines for 3D ICs with Integrated Microchannels
    Zajac, Piotr
    Galicia, Melvin
    Napieralski, Andrzej
    PROCEEDINGS OF THE 25TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM (MIXDES 2018), 2018, : 258 - 261