Thermal-aware detour routing in 3D NoCs

被引:4
|
作者
Mukherjee, Priyajit [1 ]
Chatterjee, Navonil [1 ]
Chattopadhyay, Santanu [1 ]
机构
[1] Indian Inst Technol Kharagpur, Dept Elect & Elect Commun Engn, Kharagpur 721302, W Bengal, India
关键词
3D network-on-chip; Mixed Integer Linear Programming; Thermal-aware routing; Average packet delay; NETWORK; MANAGEMENT; ALGORITHMS; ENERGY;
D O I
10.1016/j.jpdc.2020.04.010
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Three-dimensional Network-on-Chips (3D NoCs) is a popular design choice due to its low packet latency, low network power consumption and high packing density. However, 3D NoCs suffer from high temperature issues. The 3D stacking of Si-layers elongates heat transfer path from different Si-layers to the heat sink resulting in increase in peak temperature of the chip. Since routers of NoCs have high power densities, a higher router activity may result in signification increase in temperature of the chip. Therefore, a judicious selection of the routing path is necessary to reduce the chip temperature. As the routers placed at the lower Si-layers have higher thermal conductance to the heat sink, a routing path consisting of more number of routers in the lower Si-layers may improve the temperature profile of the chip. In this paper, we have proposed two different thermal-aware routing approaches, which use downward detoured routing for some optimally selected communication paths to reduce the chip temperature. The first technique is a thermal-aware application-specific Mixed Integer Linear Programming based method (named TMD), while the second one is an application-agnostic heuristic approach (named TSD). To predict the effect of detour decisions on the temperature profile of the chip, TMD technique has applied two different thermal models with a constraint on the average packet delay (APD) of the network. Experimental results show that a significant temperature reduction (up to 22 degrees) can be achieved within minimal performance loss (10% increase in APD) using either of the proposed techniques, compared to the minimal path routing algorithms - XYZ, ZXY and EDGE and the greedy detour approaches - All Detour and Random Detour. (C) 2020 Elsevier Inc. All rights reserved.
引用
收藏
页码:230 / 245
页数:16
相关论文
共 50 条
  • [1] Cool Elevator: A Thermal-Aware Routing Algorithm for Partially Connected 3D NoCs
    Taheri, Ebadollah
    Patooghy, Ahmad
    Mohammadi, Karim
    2016 6TH INTERNATIONAL CONFERENCE ON COMPUTER AND KNOWLEDGE ENGINEERING (ICCKE), 2016, : 111 - 116
  • [2] LETHOR: a thermal-aware proactive routing algorithm for 3D NoCs with less entrance to hot regions
    Maede Safari
    Zahra Shirmohammadi
    Nezam Rohbani
    Hamed Farbeh
    The Journal of Supercomputing, 2022, 78 : 1 - 25
  • [3] LETHOR: a thermal-aware proactive routing algorithm for 3D NoCs with less entrance to hot regions
    Safari, Maede
    Shirmohammadi, Zahra
    Rohbani, Nezam
    Farbeh, Hamed
    JOURNAL OF SUPERCOMPUTING, 2022, 78 (06): : 8194 - 8218
  • [4] Thermal-aware steiner routing for 3D stacked ICs
    Pathak, Mohit
    Lim, Sung Kyu
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, : 205 - 211
  • [5] An Approximate Thermal-Aware Q-Routing for Optical NoCs
    Zhang, Wenfei
    Ye, Yaoyao
    PROCEEDINGS OF 2019 IEEE/ACM WORKSHOP ON PHOTONICS-OPTICS TECHNOLOGY ORIENTED NETWORKING, INFORMATION AND COMPUTING SYSTEMS (PHOTONICS2019), 2019, : 30 - 35
  • [6] Thermal-Aware Placement and Routing for 3D Optical Networks-on-Chips
    Jiao, Fengxian
    Dong, Sheqin
    Yu, Bei
    Li, Bing
    Schlichtmann, Ulf
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [7] Thermal-Aware 3D Network-On-Chip (3D NoC) Designs: Routing Algorithms and Thermal Managements
    Chen, Kun-Chih
    Chao, Chih-Hao
    Wu, An-Yeu
    IEEE CIRCUITS AND SYSTEMS MAGAZINE, 2015, 15 (04) : 45 - 69
  • [8] Thermal-Aware Floorplanning for 3D MPSoCs
    Ayala, Jose L.
    IEEE DESIGN & TEST OF COMPUTERS, 2011, 28 (02): : 78 - 78
  • [9] Thermal-aware incremental floorplanning for 3D ICs
    Li, Xin
    Ma, Yuchun
    Hong, Xianlong
    Dong, Sheqin
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 1092 - 1095
  • [10] Interconnect and thermal-aware floorplanning for 3D microprocessors
    Hung, W. -L.
    Link, G. M.
    Xie, Yuan
    Vijaykrishnan, N.
    Irwin, M. J.
    ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2006, : 98 - +