Analytical Model and Performance Investigation of Electric Potential for Junctionless Cylindrical Surrounding Gate (JLCSG) MOSFET

被引:0
作者
Abhinav [1 ]
Srivastava, Manish [1 ]
Kumar, Amrish [1 ]
Rai, Sanjeev [1 ]
机构
[1] Motilal Nehru Natl Inst Technol, Allahabad 211004, Uttar Pradesh, India
来源
2017 4TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN) | 2017年
关键词
SCEs; analog/RF FOMs; JLCSG MOSFET; Junctionless devices; DIBL; CHARGE; ANALOG;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
In this paper expression for surface potential of a junction less cylindrical surrounding gate (JLCSG) MOSFET has been derived using 2D Poisson's equation. The proposed JLCSG MOSFET has no source/drain junction as the doping of channel region is the same as that of source/drain region. The analytical results are compared with the numerical solution using 2D device simulator. The result shows the variation of channel potential with the applied gate and drain bias voltage. The electrostatic parameters of JLCSG MOSFET such as subthreshold swing (SS), I-ON/I-OFF, ratio, the threshold voltage (V-t) and drain induced barrier lowering (DIBL) are investigated through exhaustive device simulation. Further, in this paper various analog/RF performance parameters have also been investigated. The performance figure of merits (FOMs) shows that the proposed device has bright future in higher speed and low power communication circuit applications.
引用
收藏
页码:256 / 261
页数:6
相关论文
共 24 条
  • [1] [Anonymous], 2008, ATL US MAN
  • [2] Scaling theory for cylindrical, fully-depleted, surrounding-gate MOSFET's
    Auth, CP
    Plummer, JD
    [J]. IEEE ELECTRON DEVICE LETTERS, 1997, 18 (02) : 74 - 76
  • [3] Colinge JP, 2010, NAT NANOTECHNOL, V5, P225, DOI [10.1038/nnano.2010.15, 10.1038/NNANO.2010.15]
  • [4] Multiple-gate SOI MOSFETs
    Colinge, JP
    [J]. SOLID-STATE ELECTRONICS, 2004, 48 (06) : 897 - 905
  • [5] A Nonpiecewise Model for Long-Channel Junctionless Cylindrical Nanowire FETs
    Duarte, Juan P.
    Choi, Sung-Jin
    Moon, Dong-Il
    Choi, Yang-Kyu
    [J]. IEEE ELECTRON DEVICE LETTERS, 2012, 33 (02) : 155 - 157
  • [6] Theory of the Junctionless Nanowire FET
    Gnani, Elena
    Gnudi, Antonio
    Reggiani, Susanna
    Baccarani, Giorgio
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (09) : 2903 - 2910
  • [7] Analytic carrier-based charge and capacitance model for long-channel undoped surrounding-gate MOSFETs
    He, Jin
    Bian, Wei
    Tao, Yadong
    Yang, Shengqi
    Tang, Xu
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (06) : 1478 - 1485
  • [8] Holtij T., 2013, SOLID STATE IN PRESS
  • [9] Analytic investigation on the threshold voltage of fully-depleted surrounding-gate metal-oxide-semiconductor field-effect transistors
    Hu, Guang-Xi
    Liu, Ran
    Tang, Ting-Ao
    Wang, Ling-Li
    [J]. JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2008, 52 (06) : 1909 - 1912
  • [10] Explicit continuous model for long-channel undoped surrounding gate MOSFETs
    Iñíguez, B
    Jiménez, D
    Roig, J
    Hamid, HA
    Marsal, LF
    Pallarès, J
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (08) : 1868 - 1873