An Inductive-Coupling Interconnected Application-Specific 3D NoC Design

被引:0
作者
Zhang, Zhen [1 ]
Yin, Shouyi [1 ]
Liu, Leibo [1 ]
Wei, Shaojun [1 ]
机构
[1] Tsinghua Univ, Inst Microelect, Beijing, Peoples R China
关键词
Networks-on-Chip (NoC); 3D chip; inductive-coupling interconnection; design automation; NETWORKS;
D O I
10.1587/transfun.E96.A.2633
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
TSV-interconnected 3D chips face problems such as high cost, low yield and large power dissipation. We propose a wireless 3D on-chip-network architecture for application-specific SoC design, using inductive-coupling interconnect instead of TSV for inter-layer communication. Primary design challenge of inductive-coupling 3D SoC is allocating wireless links in the 3D on-chip network effectively. We develop a design flow fully exploiting the design space brought by wireless links while providing flexible tradeoff for user's choice. Experimental results show that our design brings great improvement over uniform design and Sunfloor algorithm on latency (5% to 20%) and power consumption (10% to 45%).
引用
收藏
页码:2633 / 2644
页数:12
相关论文
共 32 条
[1]  
[Anonymous], P INT C PAR PROC
[2]  
Chiang T.Y., 2001, IEEE INT EL DEV M IE
[3]   A thermal-driven floorplanning algorithm for 3D ICs [J].
Cong, J ;
Wei, J ;
Zhang, Y .
ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, :306-313
[4]  
Dally W. J., 1987, Advanced Research in VLSI. Proceedings of the 1987 Stanford Conference, P391
[5]   VIRTUAL-CHANNEL FLOW-CONTROL [J].
DALLY, WJ .
IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 1992, 3 (02) :194-205
[6]   Throughput-Oriented NoC Topology Generation and Analysis for High Performance SoCs [J].
Dumitriu, Victor ;
Khan, Gul N. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (10) :1433-1446
[7]   3-D capacitive interconnections for wafer-level and die-level assembly [J].
Fazzi, Alberto ;
Magagni, Luca ;
Mirandola, Mauro ;
Charlet, Barbara ;
Di Cioccio, Lea ;
Jung, Erik ;
Canegallo, Roberto ;
Guerrieri, Roberto .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (10) :2270-2282
[8]   Intra-chip wireless interconnect for clock distribution implemented with integrated antennas, receivers, and transmitters [J].
Floyd, BA ;
Hung, CM ;
O, KK .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (05) :543-552
[9]   Scalable Hybrid Wireless Network-on-Chip Architectures for Multicore Systems [J].
Ganguly, Amlan ;
Chang, Kevin ;
Deb, Sujay ;
Pande, Partha Pratim ;
Belzer, Benjamin ;
Teuscher, Christof .
IEEE TRANSACTIONS ON COMPUTERS, 2011, 60 (10) :1485-1502
[10]   Efficient thermal placement of standard cells in 3D ICs using a force directed approach [J].
Goplen, B ;
Sapatnekar, S .
ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, :86-89